logo
Search by part number and manufacturer or description

IS61DDPB41M36A Datasheet

Download Datasheet
IS61DDPB41M36A File Size : 558.92KB

IS61DDPB41M36A 36Mb DDR-IIP(Burst 4) CIO SYNCHRONOUS SRAM

 1Mx36 and 2Mx18 configuration available.  On-chip Delay-Locked Loop (DLL) for wide data valid window.  Common I/O read and write ports.  Synchronous pipeline read with self-timed late write operation.  Double Data Rate (DDR) interface for read and write input ports.  2.5 cycle read latency. .

Features

DESCRIPTION
 1Mx36 and 2Mx18 configuration available.
 On-chip Delay-Locked Loop (DLL) for wide data valid window.
 Common I/O read and write ports.
 Synchronous pipeline read with self-timed late write operation.
 Double Data Rate (DDR) interface for read and write input ports.
 2.5 cycle read latency.
 Fixed 4-bit burst for read and write operations.
 Clock stop support.
 Two input clocks (K and K#) for address and control registering at rising edges only.
 Two echo clocks (CQ and CQ#) that are delivered simultaneously with data.
 +1.8V core power supply and 1.5V to 1.8V VDDQ, u.

IS61DDPB41M36A IS61DDPB41M36A IS61DDPB41M36A

Similar Product

No. Part # Manufacture Description Datasheet
1 IS61DDPB41M36A1
Integrated Silicon Solution
36Mb DDR-IIP(Burst 4) CIO SYNCHRONOUS SRAM Datasheet
2 IS61DDPB41M36A2
Integrated Silicon Solution
36Mb DDR-IIP(Burst 4) CIO SYNCHRONOUS SRAM Datasheet
3 IS61DDPB41M36B
Integrated Silicon Solution
36Mb DDR-IIP(Burst 4) CIO SYNCHRONOUS SRAM Datasheet
4 IS61DDPB41M36B1
Integrated Silicon Solution
36Mb DDR-IIP(Burst 4) CIO SYNCHRONOUS SRAM Datasheet
5 IS61DDPB41M36B2
Integrated Silicon Solution
36Mb DDR-IIP(Burst 4) CIO SYNCHRONOUS SRAM Datasheet
More datasheet from Integrated Silicon Solution
Since 2014 :: D4U Semiconductor :: (Privacy Policy & Contact)