DatasheetsPDF.com

9DBL02

IDT

2-output 3.3V PCIe Zero-Delay Buffer

2-output 3.3V PCIe Zero-Delay Buffer 9DBL02 Description The 9DBL02 devices are 3.3V members of IDT's Full-Featured PCI...


IDT

9DBL02

File Download Download 9DBL02 Datasheet


Description
2-output 3.3V PCIe Zero-Delay Buffer 9DBL02 Description The 9DBL02 devices are 3.3V members of IDT's Full-Featured PCIe family. The devices support PCIe Gen1-4 Common Clocked (CC) and PCIe Gen2 Separate Reference Independent Spread (SRIS) systems. It offers a choice of integrated output terminations providing direct connection to 85 or 100 transmission lines. The 9DBL02P1 can be factory programmed with a user-defined power up default SMBus configuration. Recommended Application PCIe Gen1-4 clock distribution for Riser Cards, Storage, Networking, JBOD, Communications, Access Points Output Features 2 – 1-200 MHz Low-Power (LP) HCSL DIF pairs 9DBL0242 default ZOUT = 100 9DBL0252 default ZOUT = 85 9DBL02P2 factory programmable defaults Easy AC-coupling to other logic families, see IDT application note AN-891 Key Specifications PCIe Gen1-2-3-4 CC compliant in ZDB mode PCIe Gen2 SRIS compliant in ZDB mode Supports PCIe Gen2-3 SRIS in fan-out mo...




Similar Datasheet




@ 2014 :: Datasheetspdf.com :: Semiconductors datasheet search & download site. (Privacy Policy & Contact)