DatasheetsPDF.com

CY37064 Datasheet PDF

High-Performance CPLDs

CY37064 | Cypress Semiconductor
5V/ 3.3V/ ISR High-Performance CPLDs
Download CY37064 Datasheet
Download CY37064 Datasheet

Ultra37000 CPLD Family 5V, 3.3V, ISR™ High-Performance CPLDs Features • In-System Reprogrammable™ (ISR™) CMOS CPLDs — JTAG interface for reconfigurability — Design changes do not cause pinout changes — Design changes do not cause timing changes • High density — 32 to 512 macrocells — 32 to 264 I/O pins — Five dedicated inputs including four clock pins • Simple timing model — No fanout delays — No expander delays — No dedicated vs. I/O pin delays.

Preview Preview Preview






CY37064VP48-143BAC | Cypress Semiconductor
5V/ 3.3V/ ISR High-Performance CPLDs
Download CY37064VP48-143BAC Datasheet
Download CY37064VP48-143BAC Datasheet

Ultra37000 CPLD Family 5V, 3.3V, ISR™ High-Performance CPLDs Features • In-System Reprogrammable™ (ISR™) CMOS CPLDs — JTAG interface for reconfigurability — Design changes do not cause pinout changes — Design changes do not cause timing changes • High density — 32 to 512 macrocells — 32 to 264 I/O pins — Five dedicated inputs including four clock pins • Simple timing model — No fanout delays — No expander delays — No dedicated vs. I/O pin delays.

Preview Preview Preview






CY37064VP48-100BAI | Cypress Semiconductor
5V/ 3.3V/ ISR High-Performance CPLDs
Download CY37064VP48-100BAI Datasheet
Download CY37064VP48-100BAI Datasheet

Ultra37000 CPLD Family 5V, 3.3V, ISR™ High-Performance CPLDs Features • In-System Reprogrammable™ (ISR™) CMOS CPLDs — JTAG interface for reconfigurability — Design changes do not cause pinout changes — Design changes do not cause timing changes • High density — 32 to 512 macrocells — 32 to 264 I/O pins — Five dedicated inputs including four clock pins • Simple timing model — No fanout delays — No expander delays — No dedicated vs. I/O pin delays.

Preview Preview Preview






CY37064 | Cypress Semiconductor
5V/ 3.3V/ ISR High-Performance CPLDs
Download CY37064 Datasheet
Download CY37064 Datasheet
Ultra37000 CPLD Family 5V, 3.3V, ISR™ High-Performance CPLDs Features • In-System Reprogrammable™ (.
Ultra37000 CPLD Family 5V, 3.3V, ISR™ High-Performance CPLDs Features • In-System Reprogrammable™ (ISR™) CMOS CPLDs — JTAG interface for reconfigurability — Design changes do not cause pinout changes — Design changes do not cause timing changes • High density — 32 to 512 macrocells — 32 to 264 I/O pins — Five dedicated inputs including four clock pins • Simple timing model — No fanout delays — No expander delays — No dedicated vs. I/O pin delays.


CY37064P100-125AC | Cypress Semiconductor
5V/ 3.3V/ ISR High-Performance CPLDs
Download CY37064P100-125AC Datasheet
Download CY37064P100-125AC Datasheet
Ultra37000 CPLD Family 5V, 3.3V, ISR™ High-Performance CPLDs Features • In-System Reprogrammable™ (.
Ultra37000 CPLD Family 5V, 3.3V, ISR™ High-Performance CPLDs Features • In-System Reprogrammable™ (ISR™) CMOS CPLDs — JTAG interface for reconfigurability — Design changes do not cause pinout changes — Design changes do not cause timing changes • High density — 32 to 512 macrocells — 32 to 264 I/O pins — Five dedicated inputs including four clock pins • Simple timing model — No fanout delays — No expander delays — No dedicated vs. I/O pin delays.


CY37064P100-125AI | Cypress Semiconductor
5V/ 3.3V/ ISR High-Performance CPLDs
Download CY37064P100-125AI Datasheet
Download CY37064P100-125AI Datasheet
Ultra37000 CPLD Family 5V, 3.3V, ISR™ High-Performance CPLDs Features • In-System Reprogrammable™ (.
Ultra37000 CPLD Family 5V, 3.3V, ISR™ High-Performance CPLDs Features • In-System Reprogrammable™ (ISR™) CMOS CPLDs — JTAG interface for reconfigurability — Design changes do not cause pinout changes — Design changes do not cause timing changes • High density — 32 to 512 macrocells — 32 to 264 I/O pins — Five dedicated inputs including four clock pins • Simple timing model — No fanout delays — No expander delays — No dedicated vs. I/O pin delays.


CY37064P100-154AC | Cypress Semiconductor
5V/ 3.3V/ ISR High-Performance CPLDs
Download CY37064P100-154AC Datasheet
Download CY37064P100-154AC Datasheet
Ultra37000 CPLD Family 5V, 3.3V, ISR™ High-Performance CPLDs Features • In-System Reprogrammable™ (.
Ultra37000 CPLD Family 5V, 3.3V, ISR™ High-Performance CPLDs Features • In-System Reprogrammable™ (ISR™) CMOS CPLDs — JTAG interface for reconfigurability — Design changes do not cause pinout changes — Design changes do not cause timing changes • High density — 32 to 512 macrocells — 32 to 264 I/O pins — Five dedicated inputs including four clock pins • Simple timing model — No fanout delays — No expander delays — No dedicated vs. I/O pin delays.


CY37064P100-154AI | Cypress Semiconductor
5V/ 3.3V/ ISR High-Performance CPLDs
Download CY37064P100-154AI Datasheet
Download CY37064P100-154AI Datasheet
Ultra37000 CPLD Family 5V, 3.3V, ISR™ High-Performance CPLDs Features • In-System Reprogrammable™ (.
Ultra37000 CPLD Family 5V, 3.3V, ISR™ High-Performance CPLDs Features • In-System Reprogrammable™ (ISR™) CMOS CPLDs — JTAG interface for reconfigurability — Design changes do not cause pinout changes — Design changes do not cause timing changes • High density — 32 to 512 macrocells — 32 to 264 I/O pins — Five dedicated inputs including four clock pins • Simple timing model — No fanout delays — No expander delays — No dedicated vs. I/O pin delays.


2005-03-26 : HYB3116160BSJ    HYB3116160BSJ-50    HYB3116160BSJ-60    HYB3116160BSJ-70    HYB3116160BST-50    HYB3116160BST-60    HYB3116160BST-70    HYB3116400BJ-50    HYB3116400BJ-60    HYB3116400BJ-70   

 

 

@ 2014 :: Datasheetspdf.com ::
Semiconductors datasheet search & download site (Privacy Policy & Contact)