DatasheetsPDF.com

CY37064VP48-100BAI Datasheet

Part Number CY37064VP48-100BAI
Manufacturers Cypress Semiconductor
Logo Cypress Semiconductor
Description 5V/ 3.3V/ ISR High-Performance CPLDs
Datasheet CY37064VP48-100BAI DatasheetCY37064VP48-100BAI Datasheet (PDF)

Ultra37000 CPLD Family 5V, 3.3V, ISR™ High-Performance CPLDs Features • In-System Reprogrammable™ (ISR™) CMOS CPLDs — JTAG interface for reconfigurability — Design changes do not cause pinout changes — Design changes do not cause timing changes • High density — 32 to 512 macrocells — 32 to 264 I/O pins — Five dedicated inputs including four clock pins • Simple timing model — No fanout delays — No expander delays — No dedicated vs. I/O pin delays — No additional delay through PIM — No penalty fo.

  CY37064VP48-100BAI   CY37064VP48-100BAI






Part Number CY37064VP48-100BAC
Manufacturers Cypress Semiconductor
Logo Cypress Semiconductor
Description 5V/ 3.3V/ ISR High-Performance CPLDs
Datasheet CY37064VP48-100BAI DatasheetCY37064VP48-100BAC Datasheet (PDF)

Ultra37000 CPLD Family 5V, 3.3V, ISR™ High-Performance CPLDs Features • In-System Reprogrammable™ (ISR™) CMOS CPLDs — JTAG interface for reconfigurability — Design changes do not cause pinout changes — Design changes do not cause timing changes • High density — 32 to 512 macrocells — 32 to 264 I/O pins — Five dedicated inputs including four clock pins • Simple timing model — No fanout delays — No expander delays — No dedicated vs. I/O pin delays — No additional delay through PIM — No penalty fo.

  CY37064VP48-100BAI   CY37064VP48-100BAI







5V/ 3.3V/ ISR High-Performance CPLDs

Ultra37000 CPLD Family 5V, 3.3V, ISR™ High-Performance CPLDs Features • In-System Reprogrammable™ (ISR™) CMOS CPLDs — JTAG interface for reconfigurability — Design changes do not cause pinout changes — Design changes do not cause timing changes • High density — 32 to 512 macrocells — 32 to 264 I/O pins — Five dedicated inputs including four clock pins • Simple timing model — No fanout delays — No expander delays — No dedicated vs. I/O pin delays — No additional delay through PIM — No penalty for using full 16 product terms • • • • — No delay for steering or sharing product terms 3.3V and 5V versions PCI-compatible[1] Programmable bus-hold capabilities on all I/Os Intelligent product term allocator provides: — 0 to 16 product terms to any macrocell — Product term steering on an individual basis — Product term sharing among local macrocells • Flexible clocking — Four synchronous clocks per device — Product term clocking — Clock polarity control per logic block • Consistent package/pinout offering across all densities — Simplifies design migration — Same pinout for 3.3V and 5.0V devices • Packages — 44 to 400 leads in PLCC, CLCC, PQFP, TQFP, CQFP, BGA, and Fine-Pitch BGA packages General Description The Ultra37000™ family of CMOS CPLDs provides a range of high-density programmable logic solutions with unparalleled system performance. The Ultra37000 family is designed to bring the flexibility, ease of use, and performance of the 22V10 to high-density CPLDs. The architecture is .


2005-03-26 : HYB3116160BSJ    HYB3116160BSJ-50    HYB3116160BSJ-60    HYB3116160BSJ-70    HYB3116160BST-50    HYB3116160BST-60    HYB3116160BST-70    HYB3116400BJ-50    HYB3116400BJ-60    HYB3116400BJ-70   


@ 2014 :: Datasheetspdf.com ::
Semiconductors datasheet search & download site (Privacy Policy & Contact)