DatasheetsPDF.com

IDT70P34L

IDT

(IDT70P24L - IDT70P35) HIGH-SPEED 1.8V 8/4K x 18 DUAL-PORT

www.DataSheet4U.com HIGH-SPEED 1.8V 8/4K x 18 DUAL-PORT 8/4K x 16 DUAL-PORT STATIC RAM Features ◆ ◆ ADVANCED IDT70P35/...


IDT

IDT70P34L

File Download Download IDT70P34L Datasheet


Description
www.DataSheet4U.com HIGH-SPEED 1.8V 8/4K x 18 DUAL-PORT 8/4K x 16 DUAL-PORT STATIC RAM Features ◆ ◆ ADVANCED IDT70P35/34L IDT70P25/24L ◆ ◆ ◆ True Dual-Ported memory cells which allow simultaneous reads of the same memory location High-speed access IDT70P35/34L (IDT70P25/24L) – Commercial: 20/25ns (max.) – Industrial: 25ns (max.) Low-power operation IDT70P35/34L (IDT70P25/24L) Active: 30.6mW (typ.) Standby: 5.4mW (typ.) Separate upper-byte and lower-byte control for multiplexed bus compatibility IDT70P35/34L (IDT70P25/24L) easily expands data bus width to 36 bits (32 bits) or more using the Master/Slave ◆ ◆ ◆ ◆ ◆ ◆ ◆ ◆ select when cascading more than one device M/S = VIH for BUSY output flag on Master M/S = VIL for BUSY input on Slave BUSY and Interrupt Flag On-chip port arbitration logic Full on-chip hardware support of semaphore signaling between ports Fully asynchronous operation from either port LVTTL-compatible, single 1.8V (±100mV) power supply Available in a 100-pin Thin Quad Flatpack (TQFP) package, 100-pin 0.8mm pitch Ball Grid Array (fpBGA), and 100-pin 0.5mm pitch BGA (fpBGA) Industrial temperature range (-40°C to +85°C) is available for selected speeds Functional Block Diagram R/WL UBL R/WR UBR LB L CEL OEL LBR CER OER , I/O9L-I/O17L(5) I/O0L-I/O8L(4) BUSYL A12L(1) A0L (2,3) I/O9R-I/O17R(5) I/O Control I/O Control I/O0R-I/O8R(4) BUSYR (2,3) Address Decoder 13 MEMORY ARRAY 13 Address Decoder A12R(1) A0R CEL OEL R/WL SEML (3) INTL NOTES: 1. A12 i...




Similar Datasheet




@ 2014 :: Datasheetspdf.com :: Semiconductors datasheet search & download site. (Privacy Policy & Contact)