DatasheetsPDF.com

IDT71V2556SA Datasheet

Part Number IDT71V2556SA
Manufacturers IDT
Logo IDT
Description 3.3V Synchronous ZBT SRAMs
Datasheet IDT71V2556SA DatasheetIDT71V2556SA Datasheet (PDF)

128K x 36 3.3V Synchronous ZBT™ SRAMs 2.5V I/O, Burst Counter Pipelined Outputs IDT71V2556S/XS IDT71V2556SA/XSA Features ◆ 128K x 36 memory configurations ◆ Supports high performance system speed - 166 MHz (3.5 ns Clock-to-Data Access) ◆ ZBTTM Feature - No dead cycles between write and read cycles ◆ Internally synchronized output buffer enable eliminates the need to control OE ◆ Single R/W (READ/WRITE) control pin ◆ Positive clock-edge triggered address, data, and control signal registers for .

  IDT71V2556SA   IDT71V2556SA






Part Number IDT71V2556S
Manufacturers IDT
Logo IDT
Description 3.3V Synchronous ZBT SRAMs
Datasheet IDT71V2556SA DatasheetIDT71V2556S Datasheet (PDF)

128K x 36 3.3V Synchronous ZBT™ SRAMs 2.5V I/O, Burst Counter Pipelined Outputs IDT71V2556S/XS IDT71V2556SA/XSA Features ◆ 128K x 36 memory configurations ◆ Supports high performance system speed - 166 MHz (3.5 ns Clock-to-Data Access) ◆ ZBTTM Feature - No dead cycles between write and read cycles ◆ Internally synchronized output buffer enable eliminates the need to control OE ◆ Single R/W (READ/WRITE) control pin ◆ Positive clock-edge triggered address, data, and control signal registers for .

  IDT71V2556SA   IDT71V2556SA







3.3V Synchronous ZBT SRAMs

128K x 36 3.3V Synchronous ZBT™ SRAMs 2.5V I/O, Burst Counter Pipelined Outputs IDT71V2556S/XS IDT71V2556SA/XSA Features ◆ 128K x 36 memory configurations ◆ Supports high performance system speed - 166 MHz (3.5 ns Clock-to-Data Access) ◆ ZBTTM Feature - No dead cycles between write and read cycles ◆ Internally synchronized output buffer enable eliminates the need to control OE ◆ Single R/W (READ/WRITE) control pin ◆ Positive clock-edge triggered address, data, and control signal registers for fully pipelined applications ◆ 4-word burst capability (interleaved or linear) ◆ Individual byte write (BW1 - BW4) control (May tie active) ◆ Three chip enables for simple depth expansion ◆ 3.3V power supply (±5%), 2.5V I/O Supply (VDDQ) ◆ Optional - Boundary Scan JTAG Interface (IEEE 1149.1 complaint) ◆ Packaged in a JEDEC standard 100-pin plastic thin quad flatpack (TQFP) and 119 ball grid array (BGA) Description The IDT71V2556 is a 3.3V high-speed 4,718,592-bit (4.5.


2019-04-07 : IDT54FCT373AT    IDT74LVCH162373A    IDT74ALVCH32245    MGBR20L60    IDT74ALVCHR162245    IDT74LVC16827A    IDT71T75902    IDT71V2546XS    IDT71V2556S    IDT71V2546S   


@ 2014 :: Datasheetspdf.com ::
Semiconductors datasheet search & download site (Privacy Policy & Contact)