DatasheetsPDF.com

IS49NLC36160A Datasheet

Part Number IS49NLC36160A
Manufacturers Integrated Silicon Solution
Logo Integrated Silicon Solution
Description Common I/O RLDRAM 2 Memory
Datasheet IS49NLC36160A DatasheetIS49NLC36160A Datasheet (PDF)

IS49NLC96400A, IS49NLC18320A, IS49NLC36160A 576Mb (64Mbx9, 32Mbx18, 18Mbx36) Common I/O RLDRAM 2 Memory ADVANCED INFORMATION SEPTEMBER 2014 FEATURES  533MHz DDR operation (1.067 Gb/s/pin data rate)  38.4Gb/s peak bandwidth (x36 at 533 MHz clock frequency)  Reduced cycle time (15ns at 533MHz)  32ms refresh (16K refresh for each bank; 128K refresh command must be issued in total each 32ms)  8 internal banks  Non-multiplexed addresses (address multiplexing option available)  SRAM-type int.

  IS49NLC36160A   IS49NLC36160A






Part Number IS49NLC36160
Manufacturers Integrated Silicon Solution
Logo Integrated Silicon Solution
Description Common I/O RLDRAM 2 Memory
Datasheet IS49NLC36160A DatasheetIS49NLC36160 Datasheet (PDF)

IS49NLC96400,IS49NLC18320,IS49NLC36160 576Mb (x9, x18, x36) Common I/O RLDRAM 2 Memory    FEATURES ADVANCED INFORMATION JULY 2012  533MHz DDR operation (1.067 Gb/s/pin data  rate)   38.4Gb/s peak bandwidth (x36 at 533 MHz  clock frequency)   Reduced cycle time (15ns at 533MHz)   32ms refresh (16K refresh for each bank; 128K  refresh command must be issued in total each  32ms)   8 internal banks   Non‐multiplexed addresses (address  multiplexing option available)   SRAM‐type interface .

  IS49NLC36160A   IS49NLC36160A







Common I/O RLDRAM 2 Memory

IS49NLC96400A, IS49NLC18320A, IS49NLC36160A 576Mb (64Mbx9, 32Mbx18, 18Mbx36) Common I/O RLDRAM 2 Memory ADVANCED INFORMATION SEPTEMBER 2014 FEATURES  533MHz DDR operation (1.067 Gb/s/pin data rate)  38.4Gb/s peak bandwidth (x36 at 533 MHz clock frequency)  Reduced cycle time (15ns at 533MHz)  32ms refresh (16K refresh for each bank; 128K refresh command must be issued in total each 32ms)  8 internal banks  Non-multiplexed addresses (address multiplexing option available)  SRAM-type interface  Programmable READ latency (RL), row cycle time, and burst sequence length  Balanced READ and WRITE latencies in order to optimize data bus utilization  Data mask signals (DM) to mask signal of WRITE data; DM is sampled on both edges of DK. OPTIONS  Package:  144-ball FBGA (leaded)  144-ball FBGA (lead-free)  Configuration:  64Mx9  32Mx18  16Mx36  Clock Cycle Timing: Speed Grade -18 tRC 15 tCK 1.875 -25E 15 2.5  Differential input clocks (CK, CK#)  Differential input data clocks (DKx, DKx#)  On-die DLL generates CK edge-aligned data and output data clock signals  Data valid signal (QVLD)  HSTL I/O (1.5V or 1.8V nominal)  25-60Ω matched impedance outputs  2.5V VEXT, 1.8V VDD, 1.5V or 1.8V VDDQ I/O  On-die termination (ODT) RTT  IEEE 1149.1 compliant JTAG boundary scan  Operating temperature: Commercial (TC = 0° to +95°C ) Industrial (TC = -40°C to +95°C; TA = -40°C to +85°C) -25 -33 Unit 20 20 ns 2.5 3.3 ns Copyright © 2012 Integrated Silicon S.


2016-05-27 : WM1824    WM1811A    TI160808U110    TI160808U121    TI160808U601    D1056    2SD1056    D1056    2SD1056    MT7812   


@ 2014 :: Datasheetspdf.com ::
Semiconductors datasheet search & download site (Privacy Policy & Contact)