DatasheetsPDF.com

LP62S1024AX-70LLT

AMIC Technology

128K X 8 BIT LOW VOLTAGE CMOS SRAM

LP62S1024A-T Series 128K X 8 BIT LOW VOLTAGE CMOS SRAM Features n Power supply range: 2.7V to 3.6V n Access times: 55/70...



LP62S1024AX-70LLT

AMIC Technology


Octopart Stock #: O-68277

Findchips Stock #: 68277-F

Web ViewView LP62S1024AX-70LLT Datasheet

File DownloadDownload LP62S1024AX-70LLT PDF File







Description
LP62S1024A-T Series 128K X 8 BIT LOW VOLTAGE CMOS SRAM Features n Power supply range: 2.7V to 3.6V n Access times: 55/70 ns (max.) n Current: Very low power version: Operating:(70NS)30mA(max.) (55NS)40mA(max.) Standby:5uA (max.) n Full static operation, no clock or refreshing required n All inputs and outputs are directly TTL-compatible n Common I/O using three-state output n Output enable and two chip enable inputs for easy application n Data retention voltage: 2V (min.) n Available in 32-pin SOP, TSOP, TSSOP (8 X 13.4mm) forward type and 36-pin CSP packages General Description The LP62S1024A-T is a low operating current 1,048,576bit static random access memory organized as 131,072 words by 8 bits and operates on a low power voltage: 2.7V to 3.6V. It is built using AMIC's high performance CMOS process. Inputs and three-state outputs are TTL compatible and allow for direct interfacing with common system bus structures. Two chip enable inputs are provided for POWER-DOWN and device enable and an output enable input is included for easy interfacing. Data retention is guaranteed at a power supply voltage as low as 2V. Pin Configurations n SOP n TSOP/TSSOP n CSP (Chip Size Package) 36-pin Top View NC A16 A14 A12 A7 A6 A5 A4 A3 A2 A1 A0 I/O1 I/O2 I/O3 GND 1 2 3 4 5 32 31 30 29 28 VCC A15 CE2 WE A13 A B C D E F G H 17 32 1 A0 I/O5 I/O6 GND VCC I/O7 I/O8 A9 OE A10 NC CE1 A11 NC A16 A12 A15 A13 2 A1 A2 3 CE2 WE NC 4 A3 A4 A5 5 A6 A7 6 A8 I/O1 I/O2 VCC GND I/O3 I/O4 A14 16 1 LP62S10...




Similar Datasheet




@ 2014 :: Datasheetspdf.com :: Semiconductors datasheet search & download site. (Privacy Policy & Contact)