DatasheetsPDF.com

MD56V62400H Datasheet

Part Number MD56V62400H
Manufacturers OKI electronic componets
Logo OKI electronic componets
Description 4-Bank x 4 /194 /304-Word x 4-Bit SYNCHRONOUS DYNAMIC RAM
Datasheet MD56V62400H DatasheetMD56V62400H Datasheet (PDF)

E2G1050-17-X1 ¡ Semiconductor MD56V62400/H ¡ Semiconductor This version: Mar. 1998 MD56V62400/H Pr el im in ar y 4-Bank ¥ 4,194,304-Word ¥ 4-Bit SYNCHRONOUS DYNAMIC RAM DESCRIPTION The MD56V62400/H is a 4-bank ¥ 4,194,304-word ¥ 4-bit synchronous dynamic RAM, fabricated in Oki's CMOS silicon-gate process technology. The device operates at 3.3 V. The inputs and outputs are LVTTL compatible. FEATURES • • • • • • • Silicon gate, quadruple polysilicon CMOS, 1-transistor memory cell 4-bank ¥ 4,.

  MD56V62400H   MD56V62400H






Part Number MD56V62400
Manufacturers OKI electronic componets
Logo OKI electronic componets
Description 4-Bank x 4 /194 /304-Word x 4-Bit SYNCHRONOUS DYNAMIC RAM
Datasheet MD56V62400H DatasheetMD56V62400 Datasheet (PDF)

E2G1050-17-X1 ¡ Semiconductor MD56V62400/H ¡ Semiconductor This version: Mar. 1998 MD56V62400/H Pr el im in ar y 4-Bank ¥ 4,194,304-Word ¥ 4-Bit SYNCHRONOUS DYNAMIC RAM DESCRIPTION The MD56V62400/H is a 4-bank ¥ 4,194,304-word ¥ 4-bit synchronous dynamic RAM, fabricated in Oki's CMOS silicon-gate process technology. The device operates at 3.3 V. The inputs and outputs are LVTTL compatible. FEATURES • • • • • • • Silicon gate, quadruple polysilicon CMOS, 1-transistor memory cell 4-bank ¥ 4,.

  MD56V62400H   MD56V62400H







4-Bank x 4 /194 /304-Word x 4-Bit SYNCHRONOUS DYNAMIC RAM

E2G1050-17-X1 ¡ Semiconductor MD56V62400/H ¡ Semiconductor This version: Mar. 1998 MD56V62400/H Pr el im in ar y 4-Bank ¥ 4,194,304-Word ¥ 4-Bit SYNCHRONOUS DYNAMIC RAM DESCRIPTION The MD56V62400/H is a 4-bank ¥ 4,194,304-word ¥ 4-bit synchronous dynamic RAM, fabricated in Oki's CMOS silicon-gate process technology. The device operates at 3.3 V. The inputs and outputs are LVTTL compatible. FEATURES • • • • • • • Silicon gate, quadruple polysilicon CMOS, 1-transistor memory cell 4-bank ¥ 4,194,304-word ¥ 4-bit configuration 3.3 V power supply, ± 0.3 V tolerance Input : LVTTL compatible Output : LVTTL compatible Refresh : 4096 cycles/64 ms Programmable data transfer mode – CAS latency (2, 3) – Burst length (2, 4, 8) – Data scramble (sequential, interleave) • CBR auto-refresh, Self-refresh capability • Package: 54-pin 400 mil plastic TSOP (Type II) (TSOPII54-P-400-0.80-K) (Product : MD56V62400/H-xxTA) xx indicates speed rank. PRODUCT FAMILY Family MD56V62400-10 MD56V62400-12 MD56V62400H-15 Max. Frequency 100 MHz 83 MHz 66 MHz Access Time (Max.) tAC2 9 ns 14 ns 9 ns tAC3 9 ns 10 ns 9 ns 1/28 ¡ Semiconductor MD56V62400/H PIN CONFIGURATION (TOP VIEW) VCC NC VCCQ NC DQ1 VSSQ NC NC VCCQ NC DQ2 VSSQ NC VCC NC WE CAS RAS CS A13/BA0 A12/BA1 A10 A0 A1 A2 A3 VCC 1 2 3 4 5 6 7 8 9   10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 54 VSS 53 NC 52 VSSQ 51 NC 50 DQ4 49 VCCQ 48 NC 47 NC 46 VSSQ 45 NC 44 DQ3 43 VCCQ 42 NC 41 VSS 40 NC 39 DQM 38 CLK 37 CKE 36 NC 35 A11 34 A9.


2005-04-29 : MC44251    MC44250    MST4110C    STR5412    SDA2008    SDA20000    LM121SS1T53    M383L2828ET1    M383L2920BTS-A2    M383L2920BTS-CAA   


@ 2014 :: Datasheetspdf.com ::
Semiconductors datasheet search & download site (Privacy Policy & Contact)