E2L0045-17-Y1 www.DataSheet4U.com ¡ Semiconductor
¡ Semiconductor MSM5432126/8
DESCRIPTION
This version: Jan. 1998 MSM...
E2L0045-17-Y1 www.DataSheet4U.com ¡ Semiconductor
¡ Semiconductor MSM5432126/8
DESCRIPTION
This version: Jan. 1998 MSM5432126/8 Previous version: Dec. 1996
Pr el im in ar y
131,072-Word ¥ 32-Bit DYNAMIC RAM : FAST PAGE MODE TYPE WITH EDO
The MSM5432126/8 is a new generation Graphics DRAM organized in a 131,072-word ¥ 32-bit configuration. The technology used to fabricate the MSM5432126/8 is OKI's
CMOS silicon gate process technology. The device operates with a single 5 V power supply.
FEATURES
131,072-word ¥ 32-bit organization Single 5 V power supply, ± 10% tolerance Refresh: 512 cycles/8 ms Fast Page Mode with Extended Data Out (EDO) Write per bit (MSM5432128 only) Byte write, Byte read RAS only refresh CAS before RAS refresh Hidden refresh Package: 64-pin 525 mil plastic SSOP (SSOP64-P-525-0.80-K)
(Product : MSM5432126-xxGS-K) (Product : MSM5432128-xxGS-K) xx indicates speed rank.
PRODUCT FAMILY
Family MSM5432126/8-45 MSM5432126/8-50 MSM5432126/8-60 Access Time (Max.) tRAC tAA tCAC tOEA 45 ns 23 ns 13 ns 13 ns 50 ns 25 ns 15 ns 15 ns 60 ns 30 ns 18 ns 18 ns Cycle Time (Min.) 100 ns 110 ns 130 ns Power Dissipation Operating (Max.) Standby (Max.) 935 mW 907 mW 880 mW 11 mW
1/24
www.DataSheet4U.com ¡ Semiconductor
MSM5432126/8
PIN CONFIGURATION (TOP VIEW)
VCC DQ0 DQ1 DQ2 DQ3 VCC DQ4 DQ5 DQ6 DQ7 VSS DQ8 DQ9 DQ10 DQ11 VCC DQ12 DQ13 DQ14 DQ15 VSS NC NC NC WB* / WE RAS NC A0 A1 A2 A3 VCC
1 2 3 4 5 6 7 8 9 64 63 62 61 60 59 58 57 56 55 54 53 52 51 5...