DatasheetsPDF.com

SN74AUC125 Datasheet

Part Number SN74AUC125
Manufacturers Texas Instruments
Logo Texas Instruments
Description QUADRUPLE BUS BUFFER GATE
Datasheet SN74AUC125 DatasheetSN74AUC125 Datasheet (PDF)

www.ti.com FEATURES • Optimized for 1.8-V Operation and Is 3.6-V I/O Tolerant to Support Mixed-Mode Signal Operation • Ioff Supports Partial-Power-Down Mode Operation • Sub-1-V Operable • Max tpd of 2.1 ns at 1.8 V • Low Power Consumption, 10-µA Max ICC • ±8-mA Output Drive at 1.8 V • Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II • ESD Protection Exceeds JESD 22 – 2000-V Human-Body Model (A114-A) – 200-V Machine Model (A115-A) – 1500-V Charged-Device Model (C101) GND 3Y SN74AUC125 .

  SN74AUC125   SN74AUC125






Part Number SN74AUC126
Manufacturers Texas Instruments
Logo Texas Instruments
Description QUADRUPLE BUS BUFFER GATE
Datasheet SN74AUC125 DatasheetSN74AUC126 Datasheet (PDF)

www.ti.com FEATURES • Optimized for 1.8-V Operation and Is 3.6-V I/O Tolerant to Support Mixed-Mode Signal Operation • Ioff Supports Partial-Power-Down Mode Operation • Sub 1-V Operable • Max tpd of 2.1 ns at 1.8 V • Low Power Consumption, 10-µA Max ICC • ±8-mA Output Drive at 1.8 V • Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II • ESD Protection Exceeds JESD 22 – 2000-V Human-Body Model (A114-A) – 200-V Machine Model (A115-A) – 1500-V Charged-Device Model (C101) GND 3Y SN74AUC126 .

  SN74AUC125   SN74AUC125







QUADRUPLE BUS BUFFER GATE

www.ti.com FEATURES • Optimized for 1.8-V Operation and Is 3.6-V I/O Tolerant to Support Mixed-Mode Signal Operation • Ioff Supports Partial-Power-Down Mode Operation • Sub-1-V Operable • Max tpd of 2.1 ns at 1.8 V • Low Power Consumption, 10-µA Max ICC • ±8-mA Output Drive at 1.8 V • Latch-Up Performance Exceeds 100 mA Per JESD 78, Class II • ESD Protection Exceeds JESD 22 – 2000-V Human-Body Model (A114-A) – 200-V Machine Model (A115-A) – 1500-V Charged-Device Model (C101) GND 3Y SN74AUC125 QUADRUPLE BUS BUFFER GATE WITH 3-STATE OUTPUTS SCES508A – NOVEMBER 2003 – REVISED MARCH 2005 RGY PACKAGE (TOP VIEW) 1OE VCC 1 1A 2 1Y 3 2OE 4 2A 5 2Y 6 7 14 13 4OE 12 4A 11 4Y 10 3OE 9 3A 8 DESCRIPTION/ORDERING INFORMATION This quadruple bus buffer gate is designed for 0.8-V to 2.7-V VCC operation, but is designed specifically for 1.6-V to 1.95-V VCC operation. The SN74AUC125 contains four independent line drivers with 3-state outputs. Each output is disabled when the associated output-enable (OE) input is high. To ensure the high-impedance state during power up or power down, OE should be tied to VCC through a pullup resistor; the minimum value of the resistor is determined by the current-sinking capability of the driver. This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs, preventing damaging current backflow through the device when it is powered down. TA –40°C to 85°C QFN – RGY ORDERING INFORMATION PACKAGE (1.


2021-08-31 : SN74AUC1G240    SN74AUC1G32    SN74AUC1G66    SN74AUC1G79    SN74AUC1G74    SN74AUC34    SN74AUC1G80    SN74AUC1G86    SN74AUC1GU04    SN74AUC125   


@ 2014 :: Datasheetspdf.com ::
Semiconductors datasheet search & download site (Privacy Policy & Contact)