



Sample &

Buy





#### LM26400Y

SNVS457D-FEBRUARY 2007-REVISED OCTOBER 2015

# LM26400Y Dual 2-A, 500-kHz Wide Input Range Buck Regulator

#### 1 Features

- Input Voltage Range of 3 V to 20 V
- Dual 2-A Output
- Output Voltage Down to 0.6 V
- Internal Compensation
- 500-kHz PWM Frequency
- Separate Enable Pins
- Separate Soft-Start Pins
- Frequency Foldback Protection
- 175-mΩ NMOS Switch
- Integrated Bootstrap Diodes
- **Overcurrent Protection**
- **HTSSOP and WSON Packages**
- Thermal Shutdown

#### Applications 2

- DTV-LCD
- Set-Top Boxes
- XDSL
- Automotive
- **Computing Peripherals**
- Industrial Controls
- Points-of-Load

### 3 Description

Tools &

The LM26400Y device is a monolithic, two-output fixed-frequency PWM step-down DC-DC regulator, in a 16-pin WSON or thermally-enhanced HTSSOP package. With a minimum number of external components and internal loop compensation, the LM26400Y is easy to use.

The ability to drive 2-A loads with an internal 175-mΩ NMOS switch using state-of-the-art 0.5-µm BiCMOS technology results in a high-power density design. The world class control circuitry allows for an ONtime as low as 40 ns, thus supporting high-frequency conversion over the entire input range of 3 V to 20 V and down to an output voltage of only 0.6 V. The LM26400Y utilizes peak current-mode control and internal compensation to provide high-performance regulation over a wide range of line and load conditions. Switching frequency is internally set to 500 kHz, optimal for a broad range of applications in terms of size versus thermal tradeoffs.

Given a nonsynchronous architecture, efficiencies above 90% are easy to achieve. External shutdown is included, enabling separate turnon and turnoff of the two channels. Additional features include programmable soft-start circuitry to reduce inrush current, pulse-by-pulse current limit and frequency foldback, integrated bootstrap structure, and thermal shutdown.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE     | BODY SIZE (NOM)   |  |  |  |  |
|-------------|-------------|-------------------|--|--|--|--|
| LM26400V    | WSON (16)   | 5.00 mm × 5.00 mm |  |  |  |  |
| LM26400Y    | HTSSOP (16) | 4.40 mm × 5.00 mm |  |  |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### Typical Application





### **Table of Contents**

| 1 | Features 1 |                                    |  |  |  |  |  |
|---|------------|------------------------------------|--|--|--|--|--|
| 2 | Арр        | lications 1                        |  |  |  |  |  |
| 3 |            | cription1                          |  |  |  |  |  |
| 4 | Rev        | ision History 2                    |  |  |  |  |  |
| 5 | Pin        | Configuration and Functions 3      |  |  |  |  |  |
| 6 | Spe        | cifications                        |  |  |  |  |  |
|   | 6.1        | Absolute Maximum Ratings 4         |  |  |  |  |  |
|   | 6.2        | ESD Ratings 4                      |  |  |  |  |  |
|   | 6.3        | Recommended Operating Conditions 4 |  |  |  |  |  |
|   | 6.4        | Thermal Information 4              |  |  |  |  |  |
|   | 6.5        | Electrical Characteristics 5       |  |  |  |  |  |
|   | 6.6        | Typical Characteristics 6          |  |  |  |  |  |
| 7 | Deta       | ailed Description 10               |  |  |  |  |  |
|   | 7.1        | Overview 10                        |  |  |  |  |  |
|   | 7.2        | Functional Block Diagram 10        |  |  |  |  |  |
|   | 7.3        | Feature Description 10             |  |  |  |  |  |
|   | 7.4        | Device Functional Modes 13         |  |  |  |  |  |
|   |            |                                    |  |  |  |  |  |

| 8  | Appl | ication and Implementation        | 15 |
|----|------|-----------------------------------|----|
|    | 8.1  | Application Information           | 15 |
|    | 8.2  | Typical Applications              | 15 |
| 9  |      | er Supply Recommendations         |    |
|    | 9.1  | Low Input Voltage Considerations  | 19 |
|    | 9.2  | Programming Output Voltage        | 19 |
| 10 | Layo | out                               | 20 |
|    |      | Layout Guidelines                 |    |
|    | 10.2 | Layout Example                    | 24 |
|    | 10.3 | Thermal Considerations            | 24 |
| 11 | Devi | ice and Documentation Support     | 26 |
|    | 11.1 | Device Support                    | 26 |
|    | 11.2 | Community Resources               | 26 |
|    | 11.3 | Trademarks                        | 26 |
|    | 11.4 | Electrostatic Discharge Caution   | 26 |
|    | 11.5 | Glossary                          | 26 |
| 12 | Мес  | hanical, Packaging, and Orderable |    |
|    |      | mation                            | 26 |
|    |      |                                   |    |

### **4** Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision C (April 2013) to Revision D

# 

| Cł | nanges from Revision B (April 2013) to Revision C  | Page |
|----|----------------------------------------------------|------|
| •  | Changed layout of National Data Sheet to TI format | 18   |

Added ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, Layout section, Device and Documentation Support section, and

XAS **STRUMENTS** 

www.ti.com

Page



#### LM26400Y SNVS457D-FEBRUARY 2007-REVISED OCTOBER 2015

### 5 Pin Configuration and Functions





#### **Pin Functions**

| PIN               |               | TYPE | DESCRIPTION                                                                                                                                                      |  |  |
|-------------------|---------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| NAME              | NO.           | TYPE | DESCRIPTION                                                                                                                                                      |  |  |
| AVIN              | 4             | PWR  | Input supply for generating the internal bias used by the entire IC and for generating the internal bootstrap bias. Needs to be locally bypassed.                |  |  |
| BST1              | 16            | Ο    | Supply rail for the gate drive of Channel 1's NMOS switch. A bootstrap capacitor should be<br>blaced between the BST1 and SW1 pins.                              |  |  |
| BST2              | 9             | Ο    | Supply rail for the gate drive of Channel 2's NMOS switch. A bootstrap capacitor should be<br>placed between the BST2 and SW2 pins.                              |  |  |
| EN1               | 3             | I    | Enable control input for Channel 1. Logic high enables operation. Do not allow this pin to float or be greater than $V_{IN}$ + 0.3 V.                            |  |  |
| EN2               | 6             | I    | Enable control input for Channel 2. Logic high enables operation. Do not allow this pin to float or be greater than $V_{IN}$ + 0.3 V.                            |  |  |
| FB1               | 1             | I    | Feedback pin of Channel 1. Connect FB1 to an external voltage divider to set the output voltage of Channel 1.                                                    |  |  |
| FB2               | 8             | I    | Feedback pin of Channel 2. Connect FB2 to an external voltage divider to set the output voltage of Channel 2.                                                    |  |  |
| GND               | 5             | PWR  | Signal and Power ground pin. Kelvin connect the lower resistor of the feedback voltage divider to this pin for good load regulation.                             |  |  |
| PVIN              | 11, 12, 13,14 | PWR  | Input voltage of the power supply. Directly connected to the drain of the internal NMOS switch. Tie these pins together and connect to a local bypass capacitor. |  |  |
| SS1               | 2             | I    | Soft start pin of Channel 1. Connect a capacitor between this pin and ground to program the start up speed.                                                      |  |  |
| SS2               | 7             | I    | Soft start pin of Channel 2. Connect a capacitor between this pin and ground to program the start up speed.                                                      |  |  |
| SW2               | 10            | 0    | Switch node of Channel 2. Connects to the inductor, catch diode, and bootstrap capacitor.                                                                        |  |  |
| SW1               | 15            | 0    | Switch node of Channel 1. Connects to the inductor, catch diode, and bootstrap capacitor.                                                                        |  |  |
| Die Attach<br>Pad | DAP           | _    | Must be connected to system ground for low thermal impedance and low grounding inductance.                                                                       |  |  |

### 6 Specifications

#### 6.1 Absolute Maximum Ratings

See (1)(2)

|                                       | MIN  | MAX | UNIT |
|---------------------------------------|------|-----|------|
| AVIN, PVIN                            | -0.5 | 22  | V    |
| SWx Voltage                           | -0.5 | 22  | V    |
| BSTx Voltage                          | -0.5 | 26  | V    |
| BSTx to SW Voltage                    | -0.5 | 6   | V    |
| FBx Voltage                           | -0.5 | 3   | V    |
| ENx Voltage <sup>(3)</sup>            | -0.5 | 22  | V    |
| SSx Voltage                           | -0.5 | 3   | V    |
| Junction Temperature                  |      | 150 | °C   |
| Storage Temperature, T <sub>stg</sub> | -65  | 150 | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/Distributors for availability and specifications.

(3) EN1 and EN2 pins should never be higher than  $V_{IN}$  + 0.3 V.

#### 6.2 ESD Ratings

|                    |                         |                                                                      | VALUE | UNIT |
|--------------------|-------------------------|----------------------------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)(2)</sup> | ±2000 | V    |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

(2) The human body model is a 100-pF capacitor discharged through a 1.5-kΩ resistor into each pin. Test method is per JESD-22-A114.

#### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                      | MIN | NOM MAX | UNIT |
|----------------------|-----|---------|------|
| V <sub>IN</sub>      | 3   | 20      | V    |
| Junction Temperature | -40 | 125     | °C   |

#### 6.4 Thermal Information

|                       |                                                          | LM26400Y     |            |      |
|-----------------------|----------------------------------------------------------|--------------|------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                            | PWP (HTSSOP) | NHQ (WSON) | UNIT |
|                       |                                                          | 16 PINS      | 16 PINS    |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance <sup>(2)(3)</sup> | 39.4         | 27.8       | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance                | 24.5         | 27.2       | °C/W |
| $R_{\theta J B}$      | Junction-to-board thermal resistance                     | 18           | 9.9        | °C/W |
| ΨJT                   | Junction-to-top characterization parameter               | 0.7          | 0.3        | °C/W |
| Ψ <sub>JB</sub>       | Junction-to-board characterization parameter             | 17.8         | 10.1       | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance             | 2.1          | 2.8        | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

(2) Value is highly board-dependent. For comparison of package thermal performance only. Not recommended for prediction of junction temperature in real applications. See *Thermal Considerations* for more information.

(3) A standard board refers to a four-layer PCB with the size 4.5"x3"x0.063". Top and bottom copper is 2 oz. Internal plane copper is 1 oz. For details refer to JESD51-7 standard. Mount package on a standard board and test per JESD51-7 standard.

#### 6.5 Electrical Characteristics

Unless otherwise stated, the following conditions apply: AVIN = PVIN =  $V_{IN}$  = 5 V. Limits are for  $T_J$  = 25°C. Minimum and maximum limits are ensured through test, design, or statistical correlation. Typical values represent the most likely parametric norm at  $T_J$  = 25°C, and are provided for reference purposes only.

|                       | PARAMETER                                                                                           | TEST COND                                                    | DITIONS                                | MIN   | TYP  | MAX   | UNIT  |
|-----------------------|-----------------------------------------------------------------------------------------------------|--------------------------------------------------------------|----------------------------------------|-------|------|-------|-------|
|                       |                                                                                                     | E                                                            | $T_J = 25^{\circ}C$                    |       | 0.6  |       |       |
| .,                    |                                                                                                     | Feedback Loop Closed                                         | $T_J = 0^{\circ}C$ to $85^{\circ}C$    | 0.591 |      | 0.611 | V     |
| V <sub>FB</sub>       | Voltages at FB1 and FB2 Pins                                                                        |                                                              | $T_J = 25^{\circ}C$                    |       | 0.6  |       |       |
|                       |                                                                                                     | Feedback Loop V Closed                                       | $T_J = -40^{\circ}C$ to $125^{\circ}C$ | 0.585 |      | 0.617 |       |
| $\Delta V_{FB\_Line}$ | Line Regulation of FB1 and FB2 Voltages, Expressed as PPM Change Per Volt of $V_{\rm IN}$ Variation | $V_{IN} = 3 V \text{ to } 20 V$                              |                                        |       | 66   |       | ppm/V |
|                       | Current in FB1 and FB2 Pins                                                                         |                                                              | $T_J = 25^{\circ}C$                    |       | 0.4  |       |       |
| FB                    |                                                                                                     | V <sub>FB</sub> = 0.6 V                                      | $T_J = -40^{\circ}C$ to $125^{\circ}C$ |       |      | 250   | nA    |
|                       |                                                                                                     |                                                              | T <sub>J</sub> = 25°C                  |       | 2.7  |       |       |
| .,                    |                                                                                                     | V <sub>IN</sub> Rising From 0 V                              | $T_J = -40^{\circ}C$ to $125^{\circ}C$ |       |      | 2.9   |       |
| V <sub>UVLO</sub>     | Undervoltage Lockout Threshold                                                                      |                                                              | $T_J = 25^{\circ}C$                    |       | 2.3  |       | V     |
|                       |                                                                                                     | V <sub>IN</sub> Falling From 3.3 V                           | $T_J = -40^{\circ}C$ to $125^{\circ}C$ | 2     |      |       |       |
| 1                     | UVLO Hysteresis                                                                                     | $T_J = 25^{\circ}C$                                          |                                        |       | 0.36 |       | V     |
| V <sub>UVLO_HYS</sub> |                                                                                                     | $T_J = -40^{\circ}C$ to $125^{\circ}C$                       |                                        | 0.2   |      | 0.55  | V     |
| -                     | Switching Frequency                                                                                 | $T_J = 25^{\circ}C$                                          |                                        |       | 0.52 |       | MHz   |
| F <sub>sw</sub>       | Switching Frequency                                                                                 | $T_J = -40^{\circ}C$ to $125^{\circ}C$                       |                                        | 0.39  |      | 0.65  |       |
|                       | Maximum Duty Cycle                                                                                  | $T_J = 25^{\circ}C$                                          |                                        |       | 96%  |       |       |
| D <sub>MAX</sub>      |                                                                                                     | $T_J = -40^{\circ}C$ to $125^{\circ}C$                       |                                        | 90%   |      |       |       |
| D <sub>MIN</sub>      | Minimum Duty Cycle                                                                                  |                                                              |                                        |       | 2%   |       |       |
|                       | ON-Resistance of Internal Power MOSFET                                                              | HTSSOP, 2-A Drain Current                                    | $T_J = 25^{\circ}C$                    |       | 175  |       | mΩ    |
| P                     |                                                                                                     |                                                              | $T_J = -40^{\circ}C$ to $125^{\circ}C$ |       |      | 320   |       |
| R <sub>DS(ON)</sub>   |                                                                                                     | WSON, 2-A Drain Current                                      | $T_J = 25^{\circ}C$                    |       | 194  |       |       |
|                       |                                                                                                     | W30N, 2-A Dialit Current                                     | $T_J = -40^{\circ}C$ to $125^{\circ}C$ |       |      | 350   |       |
| l                     | Peak Current Limit of Internal MOSFET                                                               | $T_J = 25^{\circ}C$                                          |                                        |       | 3    |       | А     |
| CL                    |                                                                                                     | $T_J = -40^{\circ}C$ to $125^{\circ}C$                       |                                        | 2.5   |      | 4.5   | A     |
| SD                    | Shutdown Current of AVIN Pin                                                                        | EN1 = EN2 = 0 V                                              |                                        |       | 2    |       | nA    |
| Q                     | Quiescent Current of AVIN Pin (both<br>channels are enabled but not switching)                      | EN1 = EN2 = 5 V, FB1 = FB2<br>$T_J = -40^{\circ}$ C to 125°C | = 0.7 V,                               |       |      | 4     | mA    |
| V <sub>EN_IH</sub>    | Input Logic High of EN1 and EN2 Pins                                                                | $T_J = -40^{\circ}C$ to $125^{\circ}C$                       |                                        | 2.5   |      |       | V     |
| V <sub>EN_IL</sub>    | Input Logic Low of EN1 and EN2 Pins                                                                 | $T_J = -40^{\circ}C$ to $125^{\circ}C$                       |                                        |       |      | 0.4   | V     |
| EN                    | EN1 and EN2 Currents (sink or source)                                                               |                                                              |                                        |       | 5    |       | nA    |
| SW_LEAK               | Switch Leakage Current Measured at SW1 and SW2 Pins                                                 | EN1 = EN2 = SWx = 0                                          |                                        |       | 1    |       | μA    |
| ΔΦ                    | Phase Shift Between SW1 and SW2 Rising<br>Edges                                                     | Feedback Loop Closed. Conti                                  | nuous Conduction Mode.                 | 170   | 180  | 19    | deg   |
|                       | SSx Pin Current                                                                                     | $T_J = 25^{\circ}C$                                          |                                        |       | 16   |       | цА    |
| SS                    |                                                                                                     | $T_J = -40^{\circ}C$ to 125°C                                |                                        | 11    |      | 21    | μA    |
| ΔI <sub>SS</sub>      | Difference Between SS1 and SS2 Currents                                                             | $T_J = -40^{\circ}C$ to $125^{\circ}C$                       |                                        |       |      | 3     | μA    |
| V <sub>FB_F</sub>     | FB1 and FB2 Frequency Foldback<br>Threshold                                                         |                                                              |                                        |       | 0.35 |       | V     |
| T <sub>SD</sub>       | Thermal Shutdown Threshold                                                                          | Junction temperature rises.                                  |                                        |       | 165  |       | °C    |
| T <sub>SD_HYS</sub>   | Thermal Shutdown Hysteresis                                                                         | Junction temperature falls fror                              | m above T <sub>SD</sub> .              |       | 15   |       | °C    |

LM26400Y SNVS457D-FEBRUARY 2007-REVISED OCTOBER 2015

#### 6.6 Typical Characteristics

Unless otherwise specified or thermal-shutdown related, T<sub>A</sub> = 25°C for efficiency curves, loop gain plots and waveforms, and  $T_J = 25^{\circ}C$  for all others.





#### **Typical Characteristics (continued)**

Unless otherwise specified or thermal-shutdown related,  $T_A = 25^{\circ}C$  for efficiency curves, loop gain plots and waveforms, and  $T_J = 25^{\circ}C$  for all others.



### **Typical Characteristics (continued)**

Unless otherwise specified or thermal-shutdown related,  $T_A = 25^{\circ}C$  for efficiency curves, loop gain plots and waveforms, and  $T_J = 25^{\circ}C$  for all others.





#### **Typical Characteristics (continued)**

Unless otherwise specified or thermal-shutdown related,  $T_A = 25^{\circ}C$  for efficiency curves, loop gain plots and waveforms, and  $T_J = 25^{\circ}C$  for all others.



TEXAS INSTRUMENTS

www.ti.com

#### 7 Detailed Description

#### 7.1 Overview

The LM26400Y device is a dual PWM peak-current mode buck regulator with two integrated power MOSFET switches. The part is designed to be easy to use. The two regulators are mostly identical and share the same input voltage and the same reference voltage (0.6 V). The two PWM clocks are of the same frequency but 180° out of phase. The two channels can have different soft-start ramp slopes and can be turned on and off independently.

Loop compensation is built in. The feedback loop design is optimized for ceramic output capacitors.

Since the power switches are built in, the achievable output current level also has to do with thermal environment of the specific application. The LM26400Y enters thermal shutdown when the junction temperature exceeds approximately 165°C.

#### 7.2 Functional Block Diagram



#### 7.3 Feature Description

#### 7.3.1 Overcurrent Protection

The instantaneous switch current is limited to a typical of 3 Amperes. Any time the switch current reaches that value, the switch will be turned off immediately. This will result in a smaller duty cycle than normal, which will cause the output voltage to dip. The output voltage will continue drooping until the load draws a current that is equal to the peak-limited inductor current. As the output voltage droops, the FB pin voltage will also droop proportionally. When the FB voltage dips below 0.35 V or so, the PWM frequency will start to decrease. The lower the FB voltage the lower the PWM frequency. See Figure 10.



### Feature Description (continued)

The frequency foldback helps two things. One is to prevent the switch current from running away as a result of the finite minimum ON-time (40 ns or so for the LM26400Y) and the small duty cycle caused by lowered output voltage due to the current limit. The other is it also helps reduce thermal stress both in the IC and the external diode.

The current limit threshold of the LM26400Y remains constant over all duty cycles.

One thing to pay attention to is that recovery from an overcurrent condition does not go through a soft-start process. This is because the reference voltage at the noninverting input of the error amplifier always sits at 0.6 V during the overcurrent protection. So if the overcurrent condition is suddenly removed, the regulator will bring the FB voltage back to 0.6 V as quickly as possible. This may cause an overshoot in the output voltage. Generally, the larger the inductor or the lower the output capacitance the more the overshoot, and vice versa. If the amount of such overshoot exceeds the allowed limit for a system, add a  $C_{FF}$  capacitor in parallel with the upper feedback resistor to eliminate the overshoot. See *Load Step Response* for more details on  $C_{FF}$ .

When one channel gets into overcurrent protection mode, the operation of the other channel will not be affected.

### 7.3.2 Loop Stability

To the first order approximation, the LM26400Y has a  $V_{FB}$ -to-Inductor Current transfer admittance (that is, ratio of inductor current to FB pin voltage, in frequency domain) close to the plot in Figure 24. The transfer admittance has a DC value of 104 dBS (dBS stands for decibel Siemens. The equivalent of 0 dBS is 1 Siemens.). There is a pole at 1 Hz and a zero at approximately 8 kHz. The plateau after the 8 kHz zero is about 27 dBS. There are also high frequency poles that are not shown in the figure. They include a double pole at 1.2 MHz or so, and another double pole at half the switching frequency. Depending on factors such as inductor ripple size and duty cycle, the double pole at half the switching frequency may become two separate poles near half the switching frequency.



Figure 24. V<sub>FB</sub>-to-Inductor Current Transfer Admittance

An easy strategy to build a stable loop with reasonable phase margin is to try to cross over from 20 kHz to 100 kHz, assuming the output capacitor is ceramic. When using pure ceramic capacitors at the output, simply use the following equation to find out the crossover frequency.

$$f_{\rm C} = \frac{22S \times r}{6.28 \times C_{\rm OUT}}$$

where

• 22S (22 Siemens) is the equivalent of the 27 dBS transfer admittance

(1)

Use the same equation to find out the needed output capacitance for a given crossover frequency. Phase margin is typically between 50° and 60°. The above equation is only good for a crossover from 20 kHz to 100 kHz. A crossover frequency outside this range may result in lower phase margin and less accurate prediction by the above equation.

Example:  $V_{OUT} = 2.5 \text{ V}$ ,  $C_{OUT} = 36 \mu \text{F}$ , find out the crossover frequency.

• r is the ratio of 0.6 V to the output voltage

12

#### Feature Description (continued)

Assume the crossover is from 20 kHz to 100 kHz. Then:

$$f_{\rm C} = \frac{22 \text{S} \times \frac{0.6 \text{V}}{2.5 \text{V}}}{6.28 \times 36 \text{\mu}\text{F}} = 23 \text{ kHz}$$

The above analysis serves as a starting point. It is a good practice to always verify loop gain on bench.

0.1 uF

BST:

SWx FBx

#### 7.3.3 Load Step Response

In general, the excursion in output voltage caused by a load step can be reduced by increasing the output capacitance. Besides that, increasing the small-signal loop bandwidth also helps. This can be achieved by adding a 27 nF or so capacitor ( $C_{FF}$ ) in parallel with the upper feedback resistor (assuming the lower feedback resistor is 5.9 k $\Omega$ ). See Figure 25 for an illustration.

5 uH

1.2V/2A

100 μF

The responses to a load step from 0.2 A to 2 A with and without a  $C_{FF}$  are shown in Figure 26. The higher loop bandwidth as a result of  $C_{FF}$  reduces the total output excursion by about 80 mV.

= 1.2V, L = 5 μH, C<sub>OUT</sub> = 100 μF, V<sub>IN</sub> = 12V.

Figure 25. Adding a C<sub>FF</sub> Capacitor



Figure 26. C<sub>FF</sub> Improves Load Step Response

Use the following equation to calculate the new loop bandwidth:

$$f_{\rm C} = \frac{22S}{6.28 \times C_{\rm OUT}}$$

Again, the assumption is the crossover is from 20 kHz to 100 kHz.

In an extreme case where the load goes to less than 100 mA during a large load step, output voltage may exhibit extra undershoot. This usually happens when the load toggles high at the time  $V_{OUT}$  just ramps down to its regulation level from an overshoot. Figure 27 shows such a case where the load toggles between 1.7 A and only 50 mA.

**ISTRUMENTS** 

XAS

(3)



#### Feature Description (continued)



Figure 27. Extreme Load Step

In the example, the load first goes down to 50 mA quickly (0.9 A/ $\mu$ s), causing a 90- $\mu$ s no-switching period, and then quickly goes up to 1.7 A when V<sub>OUT1</sub> just hits its regulation level (1.2 V), resulting in a large dip of 440 mV in the output voltage.

If it is known in a system design that the load can go down to less than 100 mA during a load step, and that the load can toggle high any time after it toggles low, take the following measures to minimize the potential extra undershoot. First is to add the Cff mentioned above. Second is to increase the output capacitance.

For example, to meet a ±10% V<sub>OUT</sub> excursion requirement for a 100 mA to 2-A load step, approximately 200  $\mu$ F output capacitance is needed for a 1.2-V output, and about 44  $\mu$ F is needed for a 5-V output.

#### 7.4 Device Functional Modes

#### 7.4.1 Start-Up and Shutdown

During a soft start, the ramp of the output voltage is proportional to the ramp of the SS pin. When the EN pin is pulled high, an internal 16- $\mu$ A current source starts to charge the corresponding SS pin. The capacitance between the SS pin and ground determines how fast the SS voltage ramps up. The noninverting input of the transconductance error amplifier, that is, the moving reference during soft start, will be the lower of SS voltage and the 0.6-V reference (V<sub>REF</sub>). So before SS reaches 0.6V, the reference to the error amplifier will be the SS voltage. When SS exceeds 0.6 V, the noninverting input of the transconductance amplifier will be a constant 0.6 V and that will be the time soft start ends. The SS voltage will continue to ramp all the way up to the internal 2.7-V supply voltage before leveling off.

To calculate the needed SS capacitance for a given soft-start duration, use Equation 4.

$$C_{SS} = \frac{I_{SS} \times t_{SS}}{V_{REF}}$$

where

- I<sub>SS</sub> is SS pin charging current, typically 16 μA
- V<sub>REF</sub> is the internal reference voltage, typically 0.6 V
- t<sub>SS</sub> is the desired soft-start duration

(4)

For example, if 1 ms is the desired soft-start time, then the nominal SS capacitance should be 25 nF. Apply tolerances if necessary. Use the  $V_{FB}$  entry in *Electrical Characteristics* for the  $V_{REF}$  tolerance.

Texas Instruments

www.ti.com

#### **Device Functional Modes (continued)**

Inductor current during soft start can be calculated by Equation 5.

$$I_{ind} = \frac{C_{OUT}}{C_{SS}} \times \frac{V_{OUT}}{V_{REF}} \times I_{SS} + I_{OUT}$$

where

- V<sub>OUT</sub> is the target output voltage
- I<sub>OUT</sub> is the load current during start-up
- C<sub>OUT</sub> is the output capacitance

(5)

For example, if the output capacitor is 10  $\mu$ F, output voltage is 2.5 V, soft-start capacitor is 10 nF and there is no load, then the average inductor current during soft start will be 62.5 mA.

When EN pin is pulled below 0.4 V or so, the 16- $\mu$ A current source will stop charging the SS pin. The SS pin will be discharged through a 330- $\Omega$  internal FET to ground. During this time, the internal power switch will remain turned off while the output is discharged by the load.

If EN is again pulled high before SS and output voltage are completely discharged, soft-start will begin with a non-zero reference and the level of the soft-start reference will be the lower of SS voltage and 0.6 V.

When the output is prebiased, the LM26400Y can usually start up successfully if there is at least a 2-V difference between the input voltage and the prebias. An output prebias condition refers to the case when the output is sitting at a non-zero voltage at the beginning of a start-up. The key to a successful start-up under such a situation is enough initial voltage across the bootstrap capacitor. When an output prebias condition is anticipated, the power supply designer should check the start-up behavior under the highest potential prebias.

A prebias condition caused by a glitch in the enable signal after start-up or by an input brownout condition normally is not an issue because the bootstrap capacitor holds its charge much longer than the output capacitors.

Due to the frequency foldback mechanism, the switching frequency during start-up will be lower than the normal value before  $V_{FB}$  reaches 0.35 V or so. See Figure 10.

It is generally okay to connect the EN pin to  $V_{IN}$  to simplify the system design. However, if the  $V_{IN}$  ramp is slow and the load current is relatively high during soft start, the  $V_{OUT}$  ramp may have a notch in it and a slight overshoot at the end of startup. This is due to the reduced load current handling capability of the LM26400Y for  $V_{IN}$  lower than 5 V. If this kind of behavior is a problem for the system designer, there are two solutions. One is to control the EN pin with a logic signal and do not pull the EN high until  $V_{IN}$  is above 5 V or so. Make sure the logic signal is never higher than  $V_{IN}$  by 0.3 V. The other is to use an external 5-V bootstrap bias if it is ready before  $V_{IN}$ hits 2.7 V or so. See *Low Input Voltage Considerations* for more information.



#### 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The LM26400Y device will operate with input voltage from 3 V to 20 V and provide two regulated output voltages. The device is optimized for high-efficiency operation with minimum number of external components.

#### 8.2 Typical Applications

#### 8.2.1 LM26400Y Design Example 1



#### 8.2.1.1 Design Requirements

The device must be able to operate at any voltage within the recommended operating range. The load current must be defined in order to properly size the inductor, input, and output capacitors .The inductor must be able to handle full expected load current as well as the peak current generated load transients and start-up.

#### 8.2.1.2 Detailed Design Procedure

The best capacitors for use with the LM26400Y are multi-layer ceramic capacitors. They have the lowest ESR (equivalent series resistance) and highest resonance frequency which makes them optimum for use with high frequency switching converters. When selecting a ceramic capacitor, only X5R and X7R dielectric types should be used. Other types such as Z5U and Y5F have such severe loss of capacitance due to effects of temperature variation and applied voltage, they may provide as little as 20% of rated capacitance in many typical applications. Always consult capacitor manufacturer's data curves before selecting a capacitor. High-quality ceramic capacitors can be obtained from Taiyo-Yuden, AVX, and Murata.



### **Typical Applications (continued)**

### Table 1. Bill of Materials (Circuit 1, $V_{IN}$ = 12 V±10%, Output1 = 1.2 V/2 A, Output2 = 2.5 V/2 A)

| PART | DESCRIPTION        | PART VALUES          | PHYSICAL SIZE                        | PART NUMBER        | MANUFACTURER      |
|------|--------------------|----------------------|--------------------------------------|--------------------|-------------------|
| C1   | Capacitor, Ceramic | 10 µF, 16 V, X5R     | 1210                                 | GRM32DR61C106KA01  | Murata            |
| C2   | Capacitor, Ceramic | 0.22 µF, 16 V, X5R   | 0603                                 | EMK107BJ224KA-T    | Taiyo Yuden       |
| C3   | Capacitor, Ceramic | 0.1 µF, 6.3 V, X5R   | 0402                                 | C1005X5R0J104K     | TDK               |
| C4   | Capacitor, Ceramic | 0.1 µF, 6.3 V, X5R   | 0402                                 | C1005X5R0J104K     | TDK               |
| C5   | Capacitor, Ceramic | 100 µF, 6.3 V, X5R   | 1210                                 | GRM32ER60J107ME20L | Murata            |
| C6   | Capacitor, Ceramic | 47 µF, 6.3 V, X5R    | 1210                                 | GRM32ER60J476ME20L | Murata            |
| C7   | Capacitor, Ceramic | 0.012 µF, 6.3 V, X5R | 0402                                 | C0402C123K9PACTU   | Kemet             |
| C8   | Capacitor, Ceramic | 0.012 µF, 6.3 V, X5R | 0402                                 | C0402C123K9PACTU   | Kemet             |
| C9   | Capacitor, Ceramic | 0.027 µF, 6.3 V, X5R | 0402                                 | C0402C273K9PACTU   | Kemet             |
| C10  | Capacitor, Ceramic | 0.027 µF, 6.3 V, X5R | 0402                                 | C0402C273K9PACTU   | Kemet             |
| D1   | Diode, Schottky    | 2 A, 30 V            | SMB                                  | MBRS230LT3G        | ON Semiconductor  |
| D2   | Diode, Schottky    | 2 A, 30 V            | SMB                                  | MBRS230LT3G        | ON Semiconductor  |
| L1   | Inductor           | 5 µH, 2.2 A          | $7 \times 7 \times 2.8 \text{ mm}^3$ | CDRH6D26NP-5R0NC   | Sumida            |
| L2   | Inductor           | 8.7 μH, 2.2 A        | $7 \times 7 \times 4 \text{ mm}^3$   | CDRH6D38NP-8R7NC   | Sumida            |
| R1   | Resistor           | 10 Ω, 1%             | 0402                                 | CRCW040210R0FK     | Vishay            |
| R2   | Resistor           | 5.9 kΩ, 1%           | 0402                                 | CRCW04025K90FK     | Vishay            |
| R3   | Resistor           | 5.9 kΩ, 1%           | 0402                                 | CRCW04025K90FK     | Vishay            |
| R4   | Resistor           | 18.7 kΩ, 1%          | 0402                                 | CRCW040218K7FK     | Vishay            |
| R5   | Resistor           | 5.9 kΩ, 1%           | 0402                                 | CRCW04025K90FK     | Vishay            |
| U1   | Regulator          | Dual 2-A Buck        | HTSSOP-16                            | LM26400YMH         | Texas Instruments |

### Table 2. Bill of Materials (Circuit 1, $V_{IN}$ = 7 V to 20 V, Output1 = 3.3 V/2 A, Output2 = 5 V/2 A)

|      |                    | •                    |                                        |                   |                   |
|------|--------------------|----------------------|----------------------------------------|-------------------|-------------------|
| PART | DESCRIPTION        | PART VALUES          | PHYSICAL SIZE                          | PART NUMBER       | MANUFACTURER      |
| C1   | Capacitor, Ceramic | 10 µF, 25 V, X5R     | 1812                                   | GRM43DR61E106KA12 | Murata            |
| C2   | Capacitor, Ceramic | 0.22 µF, 25 V, X5R   | 0603                                   | TMK107BJ224KA-T   | Taiyo Yuden       |
| C3   | Capacitor, Ceramic | 0.1 µF, 6.3 V, X5R   | 0402                                   | C1005X5R0J104K    | TDK               |
| C4   | Capacitor, Ceramic | 0.1 µF, 6.3 V, X5R   | 0402                                   | C1005X5R0J104K    | TDK               |
| C5   | Capacitor, Ceramic | 47 µF, 6.3 V, X5R    | 1210                                   | GRM32ER60J476ME20 | Murata            |
| C6   | Capacitor, Ceramic | 33 µF, 6.3 V, X5R    | 1210                                   | GRM32DR60J336ME19 | Murata            |
| C7   | Capacitor, Ceramic | 0.012 µF, 6.3 V, X5R | 0402                                   | C0402C123K9PACTU  | Kemet             |
| C8   | Capacitor, Ceramic | 0.012 µF, 6.3 V, X5R | 0402                                   | C0402C123K9PACTU  | Kemet             |
| C9   | Capacitor, Ceramic | 0.027 µF, 6.3 V, X5R | 0402                                   | C0402C273K9PACTU  | Kemet             |
| C10  | Capacitor, Ceramic | 0.027 µF, 6.3 V, X5R | 0402                                   | C0402C273K9PACTU  | Kemet             |
| D1   | Diode, Schottky    | 2 A, 30 V            | SMB                                    | MBRS230LT3G       | ON Semiconductor  |
| D2   | Diode, Schottky    | 2 A, 30 V            | SMB                                    | MBRS230LT3G       | ON Semiconductor  |
| L1   | Inductor           | 10 µH, 3 A           | $8.3 \times 8.3 \times 4 \text{ mm}^3$ | CDRH8D38NP-100NC  | Sumida            |
| L2   | Inductor           | 15 µH, 3 A           | $8.3 \times 8.3 \times 4 \text{ mm}^3$ | CDRH8D43/HP-150NC | Sumida            |
| R1   | Resistor           | 10 Ω, 1%             | 0402                                   | CRCW040210R0FK    | Vishay            |
| R2   | Resistor           | 26.7 kΩ, 1%          | 0402                                   | CRCW040226K7FK    | Vishay            |
| R3   | Resistor           | 5.9 kΩ, 1%           | 0402                                   | CRCW04025K90FK    | Vishay            |
| R4   | Resistor           | 43.2 kΩ, 1%          | 0402                                   | CRCW040218K7FK    | Vishay            |
| R5   | Resistor           | 5.9 kΩ, 1%           | 0402                                   | CRCW04025K90FK    | Vishay            |
| U1   | Regulator          | Dual 2-A Buck        | HTSSOP-16                              | LM26400YMH        | Texas Instruments |



#### 8.2.1.3 Application Curves



#### 8.2.2 LM26400Y Design Example 2



### Table 3. Bill of Materials (Circuit 2, $V_{IN}$ = 3 V to 5 V, Output1 = 1.2 V/2 A, Output2 = 1.8 V/2 A)

| PART | DESCRIPTION        | PART VALUES          | PHYSICAL SIZE               | PART NUMBER        | MANUFACTURER      |  |  |
|------|--------------------|----------------------|-----------------------------|--------------------|-------------------|--|--|
| C1   | Capacitor, Ceramic | 10 µF, 6.3 V, X5R    | 1206                        | GRM319R60J106KE19  | Murata            |  |  |
| C2   | Capacitor, Ceramic | 0.22 µF, 6.3 V, X5R  | 0402                        | JMK105BJ224KV-F    | Taiyo Yuden       |  |  |
| C3   | Capacitor, Ceramic | 0.1 µF, 6.3 V, X5R   | 0402                        | C1005X5R0J104K     | TDK               |  |  |
| C4   | Capacitor, Ceramic | 0.1 µF, 6.3 V, X5R   | 0402                        | C1005X5R0J104K     | TDK               |  |  |
| C5   | Capacitor, Ceramic | 100 µF, 6.3 V, X5R   | 1210                        | GRM32ER60J107ME20L | Murata            |  |  |
| C6   | Capacitor, Ceramic | 100 µF, 6.3 V, X5R   | 1210                        | GRM32ER60J107ME20L | Murata            |  |  |
| C7   | Capacitor, Ceramic | 0.012 µF, 6.3 V, X5R | 0402                        | C0402C123K9PACTU   | Kemet             |  |  |
| C8   | Capacitor, Ceramic | 0.012 µF, 6.3 V, X5R | 0402                        | C0402C123K9PACTU   | Kemet             |  |  |
| C9   | Capacitor, Ceramic | 0.027 µF, 6.3 V, X5R | 0402                        | C0402C273K9PACTU   | Kemet             |  |  |
| C10  | Capacitor, Ceramic | 0.027 µF, 6.3 V, X5R | 0402                        | C0402C273K9PACTU   | Kemet             |  |  |
| D1   | Diode, Schottky    | 2 A, 30 V            | SMB                         | MBRS230LT3G        | ON Semiconductor  |  |  |
| D2   | Diode, Schottky    | 2 A, 30 V            | SMB                         | MBRS230LT3G        | ON Semiconductor  |  |  |
| L1   | Inductor           | 5 µH, 2.2 A          | 7 × 7 × 2.8 mm <sup>3</sup> | CDRH6D26NP-5R0NC   | Sumida            |  |  |
| L2   | Inductor           | 5 µH, 2.2 A          | 7 × 7 × 2.8 mm <sup>3</sup> | CDRH6D26NP-5R0NC   | Sumida            |  |  |
| R1   | Resistor           | 10 Ω, 1%             | 0402                        | CRCW040210R0FK     | Vishay            |  |  |
| R2   | Resistor           | 5.9 kΩ, 1%           | 0402                        | CRCW04025K90FK     | Vishay            |  |  |
| R3   | Resistor           | 5.9 kΩ, 1%           | 0402                        | CRCW04025K90FK     | Vishay            |  |  |
| R4   | Resistor           | 11.8 kΩ, 1%          | 0402                        | CRCW040211K8FK     | Vishay            |  |  |
| R5   | Resistor           | 5.90 kΩ, 1%          | 0402                        | CRCW04025K90FK     | Vishay            |  |  |
| U1   | Regulator          | Dual 2-A Buck        | HTSSOP-16                   | LM26400YMH         | Texas Instruments |  |  |



#### 9 Power Supply Recommendations

#### 9.1 Low Input Voltage Considerations

When  $V_{IN}$  is from 3 V to 5 V, TI recommends that an external bootstrap bias voltage and a Schottky diode be used to handle load currents up to 2 A. See Figure 32 for an illustration.



Figure 32. External Bootstrap for Low V<sub>IN</sub>

The recommended voltage for the external bias is 5 V. Due to the absolute maximum rating of  $V_{BST}$  -  $V_{SW}$ , the external 5-V bias should not be higher than 6 V.

#### 9.2 Programming Output Voltage

First make sure the required maximum duty cycle in steady state is less than 80% so that the regulator will not lose regulation. The datasheet lower limit for maximum duty cycle is about 90% over temperature (see *Electrical Characteristics* for the accurate value). The maximum duty cycle in steady state happens at low line and full load.

The output voltage is programmed through the feedback resistors R1 and R2, as illustrated in Figure 33.



Figure 33. Programming Output Voltage

TI recommends that the lower feedback resistor R2 always be 5.9 k $\Omega$ . This simplifies the selection of the C<sub>FF</sub> value (for an explanation of C<sub>FF</sub>, see *Load Step Response*). The 5.9 k $\Omega$  is also a suitable R2 value in applications that need to increase the output voltage on the fly by paralleling another resistor with R2. Because the FB pin is 0.6 V during normal operation, the current through the feedback resistors is normally 0.6 V / 5.9 k $\Omega$  = 0.1 mA and the power dissipation in R2 is 0.6 V × 0.6 V / 5.9 k $\Omega$  = 61 µW - low enough for 0402 size or smaller resistors.

Use Equation 6 to determine the upper feedback resistor R1.

$$R1 = (\frac{V_{OUT}}{V_{FB}} - 1) \times R2$$

To determine the maximum allowed resistor tolerance, use Equation 7:

$$=\frac{1}{1+2\times\frac{1-\frac{V_{FB}}{V_{OUT}}}{TOL-\phi}}$$

where

σ

- TOL is the set point accuracy of the regulator
- $\Phi$  is the tolerance of V<sub>FB</sub>

(6)

(7)

NSTRUMENTS

Texas

#### **Programming Output Voltage (continued)**

Example:

 $V_{OUT}$  = 1.2 V, with a set-point accuracy of ±3.5%.

$$\sigma = \frac{1}{1 + 2 \times \frac{1 - \frac{0.6V}{1.2V}}{3.5\% - 2\%}} = 1.48\%$$

Choose 1% resistors. R2 = 5.90 k $\Omega$ .

$$R1 = (\frac{1.2V}{0.6V} - 1) \times 5.90 k\Omega = 5.90 k\Omega$$

### 10 Layout

#### 10.1 Layout Guidelines

There are mainly two considerations for PCB layout - thermal and electrical. For thermal details, see *Thermal Considerations*. Electrical wise, follow the rules below as much as possible. In general, the LM26400Y is a quite robust part in terms of insensitivity to different layout patterns or even abuses.

- Keep the input ceramic capacitor(s) as close to the PVIN pins as possible.
- Use internal ground planes when available.
- The SW pins are high current carrying pins so traces connected to them should be short and fat.
- Keep feedback resistors close to the FB pins.
- Keep the AVIN RC filter close to the AVIN pin.
- Keep the voltage feedback traces away from the switch nodes.
- Use six or more vias next to the ground pad of the catch diode.
- Use at least four vias next to the ground pad of output capacitors.
- Use at least four vias next to each pad of the input capacitors.

For low EMI emission, try not to assign large areas of copper to the noisy switch nodes as a heat sinking method. Instead, assign a lot of copper to the output nodes.

#### 10.1.1 Thermal Shutdown

Whenever the junction temperature of the LM26400Y exceeds 165°C, the MOSFET switch will be kept off until the temperature drops below 150°C, at which point the regulator will go through a hard start to quickly raise the output voltage back to normal. Since it is a hard start, there will be an overshoot at the output. See Figure 20.

#### 10.1.2 Power Loss Estimation

The total power loss in the LM26400Y comprises of three parts: the power FET conduction loss, the power FET switching loss, and the IC's housekeeping power loss. Use Equation 10 to estimate the conduction loss.

$$P_{CON} = I_{OUT}^2 \times R_{DS} \times (1 + \frac{T_J - 25^{\circ}C}{200^{\circ}C}) \times \frac{V_{OUT} + 0.5V}{V_{IN} + 0.5V}$$

where

- T<sub>J</sub> is the junction temperature or the target junction temperature if the former is unknown
- R<sub>DS</sub> is the ON resistance of the internal FET at room temperature

Use 180 m $\Omega$  for  $R_{DS}$  if the actual value is unknown.

Use Equation 11 to estimate the switching loss.

 $P_{SW} = V_{IN} \times f_{SW} \times I_{OUT} \times 10 \mu W \, / \, kHz \, / \, V \, / \, A$ 

Another loss in the IC is the housekeeping loss. The loss is the power dissipated by circuitry in the IC other than the power FETs. The equation is:

 $P_{HK} = V_{IN} \times 4 \text{ mA} + 15 \text{ mW}$ 

(12)

(10)

(11)

The 15 mW is gate drive loss. Do the calculation for both channels and find out the total power loss in the IC.

www.ti.com

(8)

(9)



#### Layout Guidelines (continued)

 $P_{\text{LOSS}} = P_{\text{CON1}} + P_{\text{SW1}} + P_{\text{CON2}} + P_{\text{SW2}} + P_{\text{HK}}$ 

The power loss calculation can help estimate the overall power supply efficiency.

Example:

 $V_{IN}$  = 12 V,  $V_{OUT1}$  = 1.2 V,  $I_{OUT1}$  = 2 A,  $V_{OUT2}$  = 2.5 V,  $I_{OUT2}$  = 2 A. Target junction temperature is 90°C.

So conduction loss in Channel 1 is:

$$P_{\text{CON1}} = (2A)^2 \times 180 \text{ m}\Omega \times (1 + \frac{90^\circ \text{C} - 25^\circ \text{C}}{200^\circ \text{C}}) \times \frac{1.2\text{V} + 0.5\text{V}}{12\text{V} + 0.5\text{V}}$$
  
= 0.13W (14)

Conduction loss in Channel 2 is:

$$P_{CON2} = (2A)^2 \times 180 \text{ m}\Omega \times (1 + \frac{90^{\circ}C - 25^{\circ}C}{200^{\circ}C}) \times \frac{2.5V + 0.5V}{12V + 0.5V}$$

Switching loss in either channel is:

 $P_{SW1} = P_{SW2} = 12V \times 520 \text{ kHz} \times 2A \times 10 \,\mu\text{W} / \text{kHz} / V/A$ 

= 0.13W

Housekeeping loss is:

 $P_{HK} = 12V \times 4 \text{ mA} + 15 \text{ mW} = 0.063W$ 

Finally the total power loss in the LM26400Y is:

P<sub>LOSS</sub> = 0.13W + 0.13W + 0.23W + 0.13W + 0.063W

= 0.68W

#### 10.1.3 Inductor Selection

TI recommends an inductance value that gives a peak-to-peak ripple current of 0.4 A to 0.8 A. Too large of a ripple current can reduce the maximum achievable DC load current because the peak current of the switch is limited to a typical of 3 A. Too small of a ripple current can cause the regulator to oscillate due to the lack of inductor current ramp signal, especially under high input voltages. Use Equation 19 to determine inductance:

 $L = \frac{V_{OUT} + 0.5V}{V_{IN\_MAX} + 0.5V} \times \frac{V_{IN\_MAX} - V_{OUT}}{\Delta I \times f_{SW}}$ 

where

• V<sub>IN MAX</sub> is the maximum input voltage of the application.

(19)

(13)

(15)

(16)

(17)

(18)

The rated current of the inductor should be higher than the maximum DC load current. Generally speaking, the lower the DC resistance of the inductor winding, the higher the overall regulator efficiency.

Ferrite core inductors are recommended for less AC loss and less fringing magnetic flux. The drawback of ferrite core inductors is their quick saturation characteristic. Once the inductor gets saturated, its current can spike up very quickly if the switch is not turned off immediately. The current limit circuit has a propagation delay and so is oftentimes not fast enough to stop the saturated inductor from going above the current limit. This has the potential to damage the internal switch. So to prevent a ferrite core inductor from getting into saturation, the inductor saturation current rating should be higher than the switch current limit. When a compromise has to be made, pick an inductor with a saturation current just above the lower limit of the  $I_{CL}$ . Be sure to validate the short-circuit protection over the intended temperature range.

To prevent the inductor from saturating over the entire  $-40^{\circ}$ C to 125°C range, pick one with a saturation current higher than the upper limit of I<sub>CL</sub> in *Electrical Characteristics*.

Inductor saturation current is usually lower when hot. So consult the inductor vendor if the saturation current rating is only specified at room temperature.

#### Copyright © 2007–2015, Texas Instruments Incorporated

#### LM26400Y SNVS457D-FEBRUARY 2007-REVISED OCTOBER 2015

www.ti.com

STRUMENTS

#### Layout Guidelines (continued)

Soft saturation inductors such as the iron powder types can also be used. Such inductors do not saturate suddenly and therefore are safer when there is a severe overload or even shorted output. Their physical sizes are usually smaller than the Ferrite core inductors. The downside is their fringing flux and higher power dissipation due to relatively high AC loss, especially at high frequencies.

Example:

 $V_{OUT} = 1.2 \text{ V}; V_{IN} = 9 \text{ V}$  to 14 V;  $I_{OUT} = 2 \text{ A}$  maximum; Peak-to-peak Ripple Current  $\Delta I = 0.6 \text{ A}$ .

$$L = \frac{1.2V + 0.5V}{14V + 0.5V} \times \frac{14V - 1.2V}{0.6A \times 500 kHz} = 5 \mu H$$

(20)

Choose a 5-µH or so ferrite core inductor that has a saturation current around 3 A at room temperature. For example, Sumida's CDRH6D26NP-5R0NC.

If the maximum load current is significantly lower than 2 A, pick an inductor with the same saturation rating as a 2-A design but with a lowered DC current rating. That should result in a smaller inductor. There are not many choices, though. Another possibility is to use a soft saturation type inductor, whose size will be dominated by the DC current rating.

#### 10.1.4 Output Capacitor Selection

Output capacitors in a buck regulator handles the AC current from the inductor and so have little ripple RMS current and their power dissipation is not a concern. The concern usually revolves around loop stability and capacitance retention.

The LM26400Y's internal loop compensation was designed around ceramic output capacitors. From a stability point of view, the lower the output voltage, the more capacitance is needed.

Below is a quick summary of temperature characteristics of some commonly used ceramic capacitors. So an X7R ceramic capacitor means its capacitance can vary  $\pm 15\%$  over the temperature range of  $-55^{\circ}$ C to  $125^{\circ}$ C.

| LOW TEMPERATURE | HIGH TEMPERATURE | CAPACITANCE CHANGE RANGE |  |  |  |  |
|-----------------|------------------|--------------------------|--|--|--|--|
| X: –55°C        | 5: +85°C         | R: ±15%                  |  |  |  |  |
| Y: –30°C        | 6: +105°C        | S: ±22%                  |  |  |  |  |
| Z: +10°C        | 7: +125°C        | U: +22%, -56%            |  |  |  |  |
|                 | 8: +150°C        | V: +22%, -82%            |  |  |  |  |

Table 4. Capacitance Variation Over Temperature (Class II Dielectric Ceramic Capacitors)

Besides the variation of capacitance over temperature, the actual capacitance of ceramic capacitors also vary, sometimes significantly, with applied DC voltage. Figure 34 illustrates such a characteristic of several ceramic capacitors of various physical sizes from Murata. Unless the DC voltage across the capacitor is going to be small relative to its rated value, going to too small a physical size will have the penalty of losing significant capacitance during circuit operation.



Figure 34. Capacitance vs Applied DC Voltage



The amount of output capacitance directly contributes to the output voltage ripple magnitude. A quick way to estimate the output voltage ripple is to multiply the inductor peak-to-peak ripple current by the impedance of the output capacitors. For example, if the inductor ripple current is 0.6 A peak-to-peak, and the output capacitance is  $44 \ \mu\text{F}$ , then the output voltage ripple should be close to 0.6 A × (6.28 × 500 kHz × 44  $\mu\text{F})^{-1} = 4.3 \text{ mV}$ . Sometimes when a large ceramic capacitor is used, the switching frequency may be higher than the capacitor's self resonance frequency. In that case, find out the true impedance at the switching frequency and then multiply that value by the ripple current to get the ripple voltage.

The amount of output capacitance also impacts the stability of the feedback loop. Refer to *Loop Stability* for guidelines.

#### 10.1.5 Input Capacitor Selection

The input capacitors provide the AC current needed by the nearby power switch so that current provided by the upstream power supply does not carry a lot of AC content, generating less EMI. To the buck regulator in question, the input capacitor also prevents the drain voltage of the FET switch from dipping when the FET is turned on, therefore providing a healthy line rail for the LM26400Y to work with. Since typically most of the AC current is provided by the local input capacitors, the power loss in those capacitors can be a concern. In the case of the LM26400Y regulator, since the two channels operate 180° out of phase, the AC stress in the input capacitors is less than if they operated in phase. The measure for the AC stress is called input ripple RMS current. It is strongly recommended that at least one 4.7- $\mu$ F ceramic capacitors be placed next to the PVIN pins. Bulk capacitors such as electrolytic capacitors or OSCON capacitors can be added to help stabilize the local line voltage, especially during large load transient events. As for the ceramic capacitors, use X7R , X6S, or X5R types. They maintain most of their capacitance over a wide temperature range. Try to avoid sizes smaller than 0805. Otherwise significant drop in capacitance may be caused by the DC bias voltage. See *Output Capacitor Selection* section for more information. The DC voltage rating of the ceramic capacitor should be higher than the highest input voltage.

Capacitor temperature is a major concern in board designs. While using a 4.7-µF or higher MLCC as the input capacitor is a good starting point, it is a good idea to check the temperature in the real thermal environment to make sure the capacitors are not over heated. Capacitor vendors may provide curves of ripple RMS current versus temperature rise, based on a designated thermal impedance. In reality, the thermal impedance may be very different. So it is always a good idea to check the capacitor temperature on the board.

Because the duty cycles of the two channels may overlap, calculation of the input ripple RMS current is a little tedious. Use Equation 21:

 $I_{irrm} = \sqrt{(I_1 - I_{av})^2 d1 + (I_2 - I_{av})^2 d2 + (I_1 + I_2 - I_{av})^2 d3}$ 

where

- I1 is Channel 1's maximum output current
- I2 is Channel 2's maximum output current
- d1 is the non-overlapping portion of Channel 1's duty cycle, D<sub>1</sub>
- d2 is the non-overlapping portion of Channel 2's duty cycle, D<sub>2</sub>
- d3 is the overlapping portion of the two duty cycles
- $I_{av}$  is the average input current,  $I_{av} = I_1 \times D_1 + I_2 \times D_2$

To quickly determine the values of d1, d2, and d3, refer to the decision tree in Figure 35. To determine the duty cycle of each channel, use  $D = V_{OUT}/V_{IN}$  for a quick result or use the following equation for a more accurate result.

$$D = \frac{V_{OUT} + 0.5V + I_{OUT} \times R_{DC}}{V_{IN} + 0.5V - I_{OUT} \times R_{DS}}$$

where

- R<sub>DC</sub> is the winding resistance of the inductor
- R<sub>DS</sub> is the ON-resistance of the MOSFET switch.

Example:

 $V_{IN} = 5 \text{ V}, V_{OUT1} = 3.3 \text{ V}, I_{OUT1} = 2 \text{ A}, V_{OUT2} = 1.2 \text{ V}, I_{OUT2} = 1.5 \text{ A}, R_{DS} = 170 \text{ m}\Omega, R_{DC} = 30 \text{ m}\Omega.$  (I<sub>OUT1</sub> is the same as I<sub>1</sub> in the input ripple RMS current equation, I<sub>OUT2</sub> is the same as I<sub>2</sub>).

(22)



First, find out the duty cycles. Plug the numbers into the duty cycle equation and we get D1 = 0.75, and D2 = 0.33. Next, follow the decision tree in Figure 35 to find out the values of d1, d2, and d3. In this case, d1 = 0.5, d2 = D2 + 0.5 - D1 = 0.08, and d3 = D1 - 0.5 = 0.25.  $I_{av} = I_{OUT1} \times D1 + I_{OUT2} \times D2 = 1.995$  A. Plug all the numbers into the input ripple RMS current equation and the result is  $I_{irrm} = 0.77$  A.



Figure 35. Determining d1, d2, and d3

#### 10.1.6 Catch Diode Selection

The catch diode should be at least 2-A rated. The most stressful operation for the diode is usually when the output is shorted under high line. Always pick a Schottky diode for its lower forward drop and higher efficiency. The reverse voltage rating of the diode should be at least 25% higher than the highest input voltage. The diode junction temperature is a main concern here. Always validate the diode's junction temperature in the intended thermal environment to make sure its thermally derated maximum current is not exceeded. There are a few 2-A, 30-V surface mount Schottky diodes available in the market. Diodes have a negative temperature coefficient, so do not put two diodes in parallel to achieve a lower temperature rise. Current will be hogged by one of the diodes instead of shared by the two. Use a larger package for that purpose.

#### 10.2 Layout Example



Figure 36. PCB Layout Example

#### **10.3** Thermal Considerations

Due to the low thermal impedance from junction to the die-attach pad (or DAP, exposed metal at the bottom of the package), thermal performance heavily depends on PCB copper arrangement. The minimum requirement is to have a top-layer thermal pad that is exactly the same size as the DAP. There should be at least nine 8-mil thermal vias in the pad. The thermal vias should be connected to internal ground planes (if available) and to a ground plane on the bottom layer that is as large as allowed.



#### **Thermal Considerations (continued)**

In boards that have internal ground planes, extending the top-layer thermal pad outside the body of the package to form a "dogbone" shape offers little performance improvement. However, for two-layer boards, the dogbone shape on the top layer will provide significant help.

Predicting on paper with reasonable accuracy the junction temperature of the LM26400Y in a real-world application is still an art. Major factors that contribute to the junction temperature but not directly associated with the thermal performance of the LM26400Y itself include air speed, air temperature, nearby heating elements and arrangement of PCB copper connected to the DAP of the LM26400Y. The  $R_{\theta JA}$  value published in the datasheet is based on a standard board design in a single heating element mode and measured in a standard environment. The real application is usually completely different from those conditions. So the actual  $R_{\theta JA}$  will be significantly different from the datasheet number. The best approach is still to assign as much copper area as allowed to the DAP and prototype the design.

When prototyping the design, it is necessary to know the junction temperature of the LM26400Y to assess the thermal margin. The best way to measure the LM26400Y's junction temperature when the board is working in its usual mode is to measure the package-top temperature using an infrared thermal imaging camera. Look for the highest temperature reading across the case-top. Add two degrees to the measurement result and the number should be a pretty good estimate of the junction temperature. Due to the high temperature gradient across the case-top, the use of a thermal couple is generally not recommended. If a thermal couple has to be used, try to locate the hottest spot on the case-top first and then secure the thermal couple at exactly the same location. The thermal couple needs to be a light-gauge type (such as 40-gauge). Apply a small blob of thermal compound to the contact point and then secure the thermal couple on the case-top using thermally non-conductive glue.

If the maximum allowed junction temperature is exceeded, load current has to be lowered to bring the temperature back in specification. Or better thermal management such as more air flow needs to be provided.

As a summary, here is a list of important items to consider:

- Use multi-layer PC boards with internal ground planes.
- Use nine or more thermal vias to connect the top-layer thermal pad to internal ground planes and ground copper on the bottom layer.
- Generate as large a ground plane as allowable on outer layers, especially near the package.
- Use 2-oz. copper whenever possible.
- Try to spread out heat generating components.
- The inductors and diodes are heat generating components and should be connected to power or ground planes using many vias.

TEXAS INSTRUMENTS

www.ti.com

#### **11** Device and Documentation Support

#### **11.1 Device Support**

#### 11.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

#### **11.2 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.3 Trademarks

E2E is a trademark of Texas Instruments. All other trademarks are the property of their respective owners.

#### **11.4 Electrostatic Discharge Caution**



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 11.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

#### 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



#### **PACKAGING INFORMATION**

| Orderable Device |        | Package Type | •       | Pins | •    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| LM26400YMH/NOPB  | ACTIVE | HTSSOP       | PWP     | 16   | 92   | Green (RoHS<br>& no Sb/Br) | SN               | Level-1-260C-UNLIM | -40 to 125   | L26400<br>YMH  | Samples |
| LM26400YMHX/NOPB | ACTIVE | HTSSOP       | PWP     | 16   | 2500 | Green (RoHS<br>& no Sb/Br) | SN               | Level-1-260C-UNLIM | -40 to 125   | L26400<br>YMH  | Samples |
| LM26400YSD/NOPB  | ACTIVE | WSON         | NHQ     | 16   | 1000 | Green (RoHS<br>& no Sb/Br) | SN               | Level-1-260C-UNLIM |              | L26400Y        | Samples |
| LM26400YSDE/NOPB | ACTIVE | WSON         | NHQ     | 16   | 250  | Green (RoHS<br>& no Sb/Br) | SN               | Level-1-260C-UNLIM |              | L26400Y        | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



6-Feb-2020

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

#### TAPE AND REEL INFORMATION





### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| All dimensions are nominal |        |                    |    |      |                          |                          |            |            |            |            |           |                  |
|----------------------------|--------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                     | -      | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| LM26400YMHX/NOPB           | HTSSOP | PWP                | 16 | 2500 | 330.0                    | 12.4                     | 6.95       | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| LM26400YSD/NOPB            | WSON   | NHQ                | 16 | 1000 | 178.0                    | 12.4                     | 5.3        | 5.3        | 1.3        | 8.0        | 12.0      | Q1               |
| LM26400YSDE/NOPB           | WSON   | NHQ                | 16 | 250  | 178.0                    | 12.4                     | 5.3        | 5.3        | 1.3        | 8.0        | 12.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

21-Sep-2017



\*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LM26400YMHX/NOPB | HTSSOP       | PWP             | 16   | 2500 | 367.0       | 367.0      | 35.0        |
| LM26400YSD/NOPB  | WSON         | NHQ             | 16   | 1000 | 210.0       | 185.0      | 35.0        |
| LM26400YSDE/NOPB | WSON         | NHQ             | 16   | 250  | 210.0       | 185.0      | 35.0        |

# **MECHANICAL DATA**

# NHQ0016A





# **PWP0016A**



# **PACKAGE OUTLINE**

# PowerPAD<sup>™</sup> HTSSOP - 1.2 mm max height

PLASTIC SMALL OUTLINE



NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side. 4. Reference JEDEC registration MO-153.
- 5. Features may not be present.



# **PWP0016A**

# **EXAMPLE BOARD LAYOUT**

## PowerPAD<sup>™</sup> HTSSOP - 1.2 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.

8. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).

9. Size of metal pad may vary due to creepage requirement.



# **PWP0016A**

# **EXAMPLE STENCIL DESIGN**

# PowerPAD<sup>™</sup> HTSSOP - 1.2 mm max height

PLASTIC SMALL OUTLINE



NOTES: (continued)

- 10. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 11. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated