DatasheetsPDF.com

IS67WVE4M16ALL

ISSI

1.8V Core Async/Page PSRAM

IS66WVE4M16ALL IS67WVE4M16ALL 1.8V Core Async/Page PSRAM Overview The IS66WVE4M16ALL is an integrated memory device cont...


ISSI

IS67WVE4M16ALL

File Download Download IS67WVE4M16ALL Datasheet


Description
IS66WVE4M16ALL IS67WVE4M16ALL 1.8V Core Async/Page PSRAM Overview The IS66WVE4M16ALL is an integrated memory device containing 64Mbit Pseudo Static Random Access Memory using a self-refresh DRAM array organized as 4M words by 16 bits. The device includes several power saving modes : Partial Array Refresh mode where data is retained in a portion of the array and Deep Power Down mode. Both these modes reduce standby current drain. The die has separate power rails, VDDQ and VSSQ for the I/O to be run from a separate power supply from the device core. Features  Asynchronous and page mode interface  Dual voltage rails for optional performance  VDD 1.8V, VDDQ 1.8V  Page mode read access  Interpage Read access : 70ns  Intrapage Read access : 20ns  Low Power Consumption  Asynchronous Operation < 30 mA  Intrapage Read < 18mA  Standby < 180 uA (max.)  Deep power-down (DPD) < 3uA (Typ)  Low Power Feature  Temperature Controlled Refresh  Partial Array Refresh  Deep power-down (DPD) mode  Operating temperature Range Industrial and Automotive, A1: -40°C~85°C  Package: 48-ball TFBGA, 48-pin TSOP-I Notes : 1. The 48-pin TSOP-I package option is not yet available. Please contact SRAM marketing at sram@issi.com for additional information. Copyright © 2012 Integrated Silicon Solution, Inc. All rights reserved. ISSI reserves the right to make changes to this specification and its products at any time without notice. ISSI assumes no liability arising out of the application or...




Similar Datasheet




@ 2014 :: Datasheetspdf.com :: Semiconductors datasheet search & download site. (Privacy Policy & Contact)