CMOS 8-Bit Addressable Latch
CD4099BMS
December 1992
CMOS 8-Bit Addressable Latch
Pinout
CD4099BMS TOP VIEW
Features
• High Voltage Type (20V Ratin...
Description
CD4099BMS
December 1992
CMOS 8-Bit Addressable Latch
Pinout
CD4099BMS TOP VIEW
Features
High Voltage Type (20V Rating) Serial Data Input Active Parallel Output
Q7
1 2
16 VDD 15 Q6 14 Q5 13 Q4 12 Q3 11 Q2 10 Q1 9 Q0
Storage Register Capability Master Clear Can Function as Demultiplexer 100% Tested for Quiescent Current at 20V 5V, 10V and 15V Parametric Ratings Standardized Symmetrical Output Characteristics Maximum Input Current of 1µA at 18V Over Full Package Temperature Range; 100nA at 18V and +25oC Noise Margin (Over Full Package/Temperature Range) - 1V at VDD = 5V - 2V at VDD = 10V - 2.5V at VDD = 15V Meets All Requirements of JEDEC Tentative Standard No. 13B, “Standard Specifications for Description of ‘B’ Series CMOS Devices”
RESET
DATA 3 WRITE DISABLE A0 A1 A2 VSS 4 5 6 7 8
Functional Diagram
Applications
Multi-Line Decoders A/D Converters
A0 A1
WRITE DISABLE DATA 5
4 3
9 10 11
Q0 Q1 Q2 Q3 Q4 Q5 Q6 Q7
8 6 7 DECODER 8 LATCHES
12 13 14 15
Description
CD4099BMS 8-bit addressable latch is a serial input, parallel output storage register that can perform a variety of functions. Data are inputted to a particular bit in the latch when that bit is addressed (by means of inputs A0, A1, A2) and when WRITE DISABLE is at a low level. When WRITE DISABLE is high, data entry is inhibited; however, all 8 outputs can be continuously read independent of WRITE DISABLE and address inputs. A master RESET input is available, which resets all bits t...
Similar Datasheet