4Gb Double DATA RATE-3 SDRAM
Revision History
Revision 0.1 (May. 2011) -First release.
EM47DM0888SBA
May. 2011
1/39
www.eorex.com
EM47DM0888SBA
...
Description
Revision History
Revision 0.1 (May. 2011) -First release.
EM47DM0888SBA
May. 2011
1/39
www.eorex.com
EM47DM0888SBA
1Gb (16M×8Bank×8) Double DATA RATE 3 SDRAM
Features
JEDEC Standard VDD/VDDQ = 1.5V±0.075V.
All inputs and outputs are compatible with SSTL_15 interface. Fully differential clock inputs (CK, /CK) operation. Eight Banks Posted CAS by programmable additive latency Bust length: 4 with Burst Chop (BC) and 8. CAS Write Latency (CWL): 5, 6, 7, 8 CAS Latency (CL): 6, 7, 8, 9, 10, 11 Write Latency (WL) =Read Latency (RL) -1. Bi-directional Differential Data Strobe (DQS). Data inputs on DQS centers when write. Data outputs on DQS, /DQS edges when read. On chip DLL align DQ, DQS and /DQS transition with CK transition. DM mask write data-in at the both rising and falling edges of the data strobe. Sequential & Interleaved Burst type available both for 8 & 4 with BC. Multi Purpose Register (MPR) for pre-defined pat...
Similar Datasheet