DatasheetsPDF.com

HD74ALVCH16820 Dataheets PDF



Part Number HD74ALVCH16820
Manufacturers Renesas
Logo Renesas
Description 3.3-V 10-bit Flip Flops
Datasheet HD74ALVCH16820 DatasheetHD74ALVCH16820 Datasheet (PDF)

HD74ALVCH16820 3.3-V 10-bit Flip Flops with Dual Outputs REJ03D0034-0400Z (Previous ADE-205-170B(Z)) Rev.4.00 Oct.02.2003 Description The flip flops of the HD74ALVCH16820 are edge triggered D-type flip flops. On the positive transition of the clock (CLK) input, the device provides true data at the Q outputs. A buffered output enable (OE) input can be used to place the ten outputs in either a normal logic state (high or low logic level) or a high impedance state. In the high impedance state, .

  HD74ALVCH16820   HD74ALVCH16820



Document
HD74ALVCH16820 3.3-V 10-bit Flip Flops with Dual Outputs REJ03D0034-0400Z (Previous ADE-205-170B(Z)) Rev.4.00 Oct.02.2003 Description The flip flops of the HD74ALVCH16820 are edge triggered D-type flip flops. On the positive transition of the clock (CLK) input, the device provides true data at the Q outputs. A buffered output enable (OE) input can be used to place the ten outputs in either a normal logic state (high or low logic level) or a high impedance state. In the high impedance state, the outputs neither load nor drive the bus lines significantly. The high impedance state and increased drive provide the capability to drive bus lines without need for interface or pullup components. OE input does not affect the internal operation of the flip flops. Old data can be retained or new data can be entered while the outputs are in the high impedance state. Active bus hold circuitry is provided to hold unused or floating data inputs at a valid logic level. Features • VCC = 2.3 V to.


HD74ALVCH16721 HD74ALVCH16820 HD74ALVCH16827


@ 2014 :: Datasheetspdf.com :: Semiconductors datasheet search & download site.
(Privacy Policy & Contact)