ESMT
M13S64164A
DDR SDRAM
1M x 16 Bit x 4 Banks Double Data Rate SDRAM
Features
z JEDEC Standard z Internal pipelined double-data-rate architecture, two data access per clock cycle z Bi-directional data strobe (DQS) z On-chip DLL z Differential clock inputs (CLK and CLK ) z DLL aligns DQ and DQS transition with CLK transition z Quad bank operation z CAS ...