DSP Microcomputer
35(/,0,1$5< 7(&+1,&$/ '$7$
a
Preliminary Technical Data
ADSP-219x DSP CORE FEATURES 6.25 ns Instruction Cycle Time (Int...
Description
35(/,0,1$5< 7(&+1,&$/ '$7$
a
Preliminary Technical Data
ADSP-219x DSP CORE FEATURES 6.25 ns Instruction Cycle Time (Internal), for up to 160 MIPS Sustained Performance ADSP-218x Family Code Compatible with the Same Easy -to-Use Algebraic Syntax Single-Cycle Instruction Execution Up to 16M words of Addressable Memory Space with 24 Bits of Addressing Width Dual Purpose Program Memory for Both Instruction and Data Storage Fully Transparent Instruction Cache Allows Dual Operand Fetches in Every Instruction Cycle Unified Memory Space Permits Flexible Address Generation, Using Two Independent DAG Units
DSP Microcomputer ADSP-2195
Independent ALU, Multiplier/Accumulator, and Barrel Shifter Computational Units with Dual 40-bit Accumulators Single-Cycle Context Switch between Two Sets of Computational and DAG Registers Parallel Execution of Computation and Memory Instructions Pipelined Architecture Supports Efficient Code Execution at Speeds up to 160 MIPS Register File Computations with All Nonconditional, Nonparallel Computational Instructions Powerful Program Sequencer Provides Zero-Overhead Looping and Conditional Instruction Execution Architectural Enhancements for Compiled C Code Efficiency
FUNCTIONAL BLOCK DIAGRAM
,1 7( 55 83 7 & 21 75 2/ /( 5 7,0 ( 56 )/$* 6 7:2 &$&+(
× % ,7 $''5(6 6 $''5(6 6
,1 7 ( 5 1 $ / 0 ( 0 2 5 <
%/2&. %/2&.
$'6 3 [ '63 &2 5(
,1 ' ( 3( 1' ( 1 7 %/ 2& .6
'$7$ '$7$
-7$*
7(67 (0 8/$7,2 1
'$*
××
'$*
× ×
352*5$0 6( 4 8 (...
Similar Datasheet