Single 3-input OR gate
74LVC1G332
Single 3-input OR gate
Rev. 11 — 10 May 2023
Product data sheet
1. General description
The 74LVC1G332 is a ...
Description
74LVC1G332
Single 3-input OR gate
Rev. 11 — 10 May 2023
Product data sheet
1. General description
The 74LVC1G332 is a single 3-input OR gate. Inputs can be driven from either 3.3 V or 5 V devices. This feature allows the use of these devices as translators in mixed 3.3 V and 5 V environments.
Schmitt-trigger action at all inputs makes the circuit tolerant of slower input rise and fall times.
This device is fully specified for partial power down applications using IOFF. The IOFF circuitry disables the output, preventing the potentially damaging backflow current through the device when it is powered down.
2. Features and benefits
Wide supply voltage range from 1.65 V to 5.5 V High noise immunity Overvoltage tolerant inputs to 5.5 V ±24 mA output drive (VCC = 3.0 V) CMOS low power dissipation Direct interface with TTL levels IOFF circuitry provides partial Power-down mode operation Latch-up performance exceeds 250 mA Complies with JEDEC standard:
JESD8-7 (1.65 V to 1.95 V) JESD8-5 (2.3 V to 2.7 V) JESD8C (2.7 V to 3.6 V) JESD36 (4.5 V to 5.5 V) ESD protection: HBM JESD22-A114F exceeds 2000 V MM JESD22-A115-A exceeds 200 V CDM JESD22-C101-C exceeds 1000 V Multiple package options Specified from -40 °C to +85 °C and -40 °C to +125 °C
Nexperia
74LVC1G332
Single 3-input OR gate
3. Ordering information
Table 1. Ordering information
Type number
Package
Temperature range Name Description
Version
74LVC1G332GW -40 °C to +125 °C
TSSOP6 pla...
Similar Datasheet