DatasheetsPDF.com

HEF4014B

nexperia

8-bit static shift register

HEF4014B 8-bit static shift register Rev. 10 — 17 October 2018 Product data sheet 1. General description The HEF4014B ...


nexperia

HEF4014B

File Download Download HEF4014B Datasheet


Description
HEF4014B 8-bit static shift register Rev. 10 — 17 October 2018 Product data sheet 1. General description The HEF4014B is a fully synchronous edge-triggered 8-bit static shift register with eight synchronous parallel inputs (D0 to D7), a synchronous serial data input (DS), a synchronous parallel enable input (PE), a LOW-to-HIGH edge-triggered clock input (CP) and buffered parallel outputs from the last three stages (Q5 to Q7). Operation is synchronous and the device is edge-triggered on the LOW-to-HIGH transition of CP. Each register stage is of a D-type master-slave flip-flop type. When PE is HIGH, data is loaded into the register from D0 to D7 on the LOW-to-HIGH transition of CP. When PE is LOW, data is shifted to the first position from DS, and all the data in the register is shifted one position to the right on the LOW-to-HIGH transition of CP. The clock input’s Schmitt trigger action makes it highly tolerant of slower clock rise and fall times. It operates over a recommended VDD power supply range of 3 V to 15 V referenced to VSS (usually ground). Unused inputs must be connected to VDD, VSS, or another input. 2. Features and benefits Tolerant of slow clock rise and fall times Fully static operation 5 V, 10 V, and 15 V parametric ratings Standardized symmetrical output characteristics Specified from -40 °C to +85 °C Complies with JEDEC standard JESD 13-B 3. Applications Parallel-to-serial converter Serial data queueing General purpose register 4. Orde...




Similar Datasheet




@ 2014 :: Datasheetspdf.com :: Semiconductors datasheet search & download site. (Privacy Policy & Contact)