Low-power triple Schmitt trigger
74AUP3G17
Low-power triple Schmitt trigger
Rev. 3 — 9 February 2021
Product data sheet
1. General description
The 74AU...
Description
74AUP3G17
Low-power triple Schmitt trigger
Rev. 3 — 9 February 2021
Product data sheet
1. General description
The 74AUP3G17 provides three Schmitt trigger buffers. It is capable of transforming slowly changing input signals into sharply defined, jitter-free output signals.
This device ensures a very low static and dynamic power consumption across the entire VCC range from 0.8 V to 3.6 V.
This device is fully specified for partial power-down applications using IOFF. The IOFF circuitry disables the output, preventing the damaging backflow current through the device when it is powered down.
The inputs switch at different points for positive and negative-going signals. The difference between the positive voltage VT+ and the negative voltage VT- is defined as the input hysteresis voltage VH.
2. Features and benefits
Wide supply voltage range from 0.8 V to 3.6 V High noise immunity ESD protection:
HBM JESD22-A114F Class 3A exceeds 5000 V MM JESD22-A115-A exceeds 200 V CDM JESD22-C101E exceeds 1000 V Low static power consumption; ICC = 0.9 μA (maximum) Latch-up performance exceeds 100 mA per JESD 78 Class II Inputs accept voltages up to 3.6 V Low noise overshoot and undershoot < 10 % of VCC IOFF circuitry provides partial Power-down mode operation Multiple package options Specified from -40 °C to +85 °C and -40 °C to +125 °C
3. Ordering information
Table 1. Ordering information
Type number
Package
Temperature range Name
74AUP3G17DC -40 °C to +125 °...
Similar Datasheet