DatasheetsPDF.com

74HCT4520-Q100

nexperia

Dual 4-bit synchronous binary counter

74HC4520-Q100; 74HCT4520-Q100 Dual 4-bit synchronous binary counter Rev. 3 — 9 October 2020 Product data sheet 1. Gene...



74HCT4520-Q100

nexperia


Octopart Stock #: O-1394608

Findchips Stock #: 1394608-F

Web ViewView 74HCT4520-Q100 Datasheet

File DownloadDownload 74HCT4520-Q100 PDF File







Description
74HC4520-Q100; 74HCT4520-Q100 Dual 4-bit synchronous binary counter Rev. 3 — 9 October 2020 Product data sheet 1. General description The 74HC4520-Q100; 74HCT4520-Q100 are dual 4-bit internally synchronous binary counters with two clock inputs (nCP0 and nCP1). They have buffered outputs from all 4 bit positions (nQ0 to nQ3), and an asynchronous master reset input (nMR). The counter advances on either the LOW-to-HIGH transition of nCP0 when nCP1 is HIGH. It also advances on the HIGH-to-LOW transition of nCP1 if nCP0 is LOW. Either nCP0 or nCP1 may be used as the clock input to the counter. The other clock input may be used as a clock enable input. A HIGH on nMR resets the counter (nQ0 to nQ3 = LOW) independent of nCP0 and nCP1. Inputs include clamp diodes. It enables the use of current limiting resistors to interface inputs to voltages in excess of VCC. This product has been qualified to the Automotive Electronics Council (AEC) standard Q100 (Grade 1) and is suitable for use in automotive applications. 2. Features and benefits Automotive product qualification in accordance with AEC-Q100 (Grade 1) Specified from -40 °C to +85 °C and from -40 °C to +125 °C Wide supply voltage range from 2.0 V to 6.0 V CMOS low power dissipation High noise immunity Latch-up performance exceeds 100 mA per JESD 78 Class II Level B Complies with JEDEC standards: JESD8C (2.7 V to 3.6 V) JESD7A (2.0 V to 6.0 V) Input levels: For 74HC4520-Q100: CMOS level For 74HCT4520-Q100: T...




Similar Datasheet




@ 2014 :: Datasheetspdf.com :: Semiconductors datasheet search & download site. (Privacy Policy & Contact)