Dual D-Type Positive-Edge-Triggered Flip-Flop
74AC11074 DUAL POSITIVEĆEDGEĆTRIGGERED DĆTYPE FLIPĆFLOP
WITH CLEAR AND PRESET
SCAS499A − DECEMBER 1986 − REVISED APRIL 1...
Description
74AC11074 DUAL POSITIVEĆEDGEĆTRIGGERED DĆTYPE FLIPĆFLOP
WITH CLEAR AND PRESET
SCAS499A − DECEMBER 1986 − REVISED APRIL 1996
D Center-Pin VCC and GND Configurations
Minimize High-Speed Switching Noise
D EPIC (Enhanced-Performance Implanted
CMOS) 1-µm Process
D 500-mA Typical Latch-Up Immunity at
125°C
D Package Options Include Plastic
Small-Outline (D) and Thin Shrink Small-Outline (PW) Packages, and Standard Plastic 300-mil DIPs (N)
D, N, OR PW PACKAGE (TOP VIEW)
1PRE 1Q 1Q
GND 2Q 2Q
2PRE
1 2 3 4 5 6 7
14 1CLK 13 1D 12 1CLR 11 VCC 10 2CLR 9 2D 8 2CLK
description
This device contains two independent positive-edge-triggered D-type flip-flops. A low level at the preset (PRE) or clear (CLR) input sets or resets the outputs regardless of the levels of the other inputs. When PRE and CLR are inactive (high), data at the data (D) input that meets the setup-time requirements are transferred to the outputs on the low-to-high transition of the clock (CLK) pulse. Clock triggering occurs at a voltage level and is not directly related to the rise time of the clock pulse. Following the hold-time interval, data at the D input may be changed without affecting the levels at the outputs.
The 74AC11074 is characterized for operation from −40°C to 85°C.
FUNCTION TABLE
INPUTS
OUTPUT
PRE CLR CLK D Q Q
LHXXHL
HLXXLH L L X X H† H†
HH ° HHL
HH ° L LH
H H L X Q0 Q0 † This configuration is nonstable; that is, it does not
persist when PRE or CLR returns to its inactive (high) level.
Plea...
Similar Datasheet