DatasheetsPDF.com

54F109

Texas Instruments

DUAL J-K POSITIVE-EDGE-TRIGGERED FLIP-FLOP

SN54F109, SN74F109 DUAL J-K POSITIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET SDFS047A – MARCH 1987 – REVISED OCT...



54F109

Texas Instruments


Octopart Stock #: O-1459430

Findchips Stock #: 1459430-F

Web ViewView 54F109 Datasheet

File DownloadDownload 54F109 PDF File







Description
SN54F109, SN74F109 DUAL J-K POSITIVE-EDGE-TRIGGERED FLIP-FLOPS WITH CLEAR AND PRESET SDFS047A – MARCH 1987 – REVISED OCTOBER 1993 Package Options Include Plastic Small-Outline Packages, Ceramic Chip Carriers, and Standard Plastic and Ceramic 300-mil DIPs description These devices contain two independent J-K positive-edge-triggered flip-flops. A low level at the preset (PRE) or clear (CLR) inputs sets or resets the outputs regardless of the levels of the other inputs. When PRE and CLR are inactive (high), data at the J and K input meeting the setup-time requirements are transferred to the outputs on the positive-going edge of the clock pulse. Clock triggering occurs at a voltage level and is not directly related to the rise time of the clock pulse. Following the hold time interval, data at the J and K inputs may be changed without affecting the levels at the outputs. These versatile flip-flops can perform as toggle flip-flops by grounding K and trying J high. They also can perform as D-type flip-flops if J and K are tied together. The SN54F109 is characterized for operation over the full military temperature range of – 55°C to 125°C. The SN74F109 is characterized for operation from 0°C to 70°C. SN54F109 . . . J PACKAGE SN74F109 . . . D OR N PACKAGE (TOP VIEW) 1CLR 1 1J 2 1K 3 1CLK 4 1PRE 5 1Q 6 1Q 7 GND 8 16 VCC 15 2CLR 14 2J 13 2K 12 2CLK 11 2PRE 10 2Q 9 2Q SN54F109 . . . FK PACKAGE (TOP VIEW) 1J 1CLR NC VCC 2CLR 1K 1CLK NC 1PRE 1Q 3 2 1 20 19 4 18 5 17 6 16 ...




Similar Datasheet




@ 2014 :: Datasheetspdf.com :: Semiconductors datasheet search & download site. (Privacy Policy & Contact)