HIGH-SPEED CMOS LOGIC OCTAL D-TYPE FLIP-FLOP
CD74HCT574ĆEP HIGHĆSPEED CMOS LOGIC OCTAL DĆTYPE FLIPĆFLOP
3ĆSTATE, POSITIVEĆEDGE TRIGGERED SCLS571 − FEBRUARY 2004
D C...
Description
CD74HCT574ĆEP HIGHĆSPEED CMOS LOGIC OCTAL DĆTYPE FLIPĆFLOP
3ĆSTATE, POSITIVEĆEDGE TRIGGERED SCLS571 − FEBRUARY 2004
D Controlled Baseline
− One Assembly/Test Site, One Fabrication Site
D Extended Temperature Performance of
−40°C to 125°C
D Enhanced Diminishing Manufacturing
Sources (DMS) Support
D Enhanced Product Change Notification D Qualification Pedigree† D Buffered Inputs D Common 3-State Output-Enable Control D 3-State Outputs D Bus-Line Driving Capability D Typical Propagation Delay (Clock to Q):
15 ns at VCC = 5 V, CL = 15 pF, TA = 255C
D Fanout (Over Temperature Range)
− Standard Outputs . . . 10 LSTTL Loads − Bus Driver Outputs . . . 15 LSTTL Loads
† Component qualification in accordance with JEDEC and industry standards to ensure reliable operation over an extended temperature range. This includes, but is not limited to, Highly Accelerated Stress Test (HAST) or biased 85/85, temperature cycle, autoclave or unbiased HAST, electromigration, bond intermetallic life, and mold compound life. Such qualification testing should not be viewed as justifying use of this component beyond specified performance and environmental limits.
D Balanced Propagation Delay and Transition
Times
D Significant Power Reduction Compared to
LSTTL Logic ICs
D VCC Voltage = 4.5 V to 5.5 V D Direct LSTTL Input Logic Compatibility,
VIL = 0.8 V (Max), VIH = 2 V (Min)
D CMOS Input Compatibility, Il v 1 mA at VOL,
VOH
M OR PW PACKAGE (TOP VIEW)
OE 1 D0 2 D1 3 D2 4 D3 5 D4 6 D5 7 D6 8 D7 9 GND 10
...
Similar Datasheet