DatasheetsPDF.com

POSITIVE-NOR GATE. SN74AUC02 Datasheet

DatasheetsPDF.com

POSITIVE-NOR GATE. SN74AUC02 Datasheet






SN74AUC02 GATE. Datasheet pdf. Equivalent




SN74AUC02 GATE. Datasheet pdf. Equivalent





Part

SN74AUC02

Description

QUADRUPLE 2-INPUT POSITIVE-NOR GATE



Feature


www.ti.com FEATURES • Optimized for 1. 8-V Operation and Is 3.6-V I/O Tolerant to Support Mixed-Mode Signal Operation • Ioff Supports Partial-Power-Down M ode Operation • Sub-1-V Operable • Max tpd of 2.2 ns at 1.8 V • Low Powe r Consumption, 10-µA Max ICC • ±8-m A Output Drive at 1.8 V • Latch-Up Pe rformance Exceeds 100 mA Per JESD 78, C lass II • ESD Protection Exceeds J.
Manufacture

Texas Instruments

Datasheet
Download SN74AUC02 Datasheet


Texas Instruments SN74AUC02

SN74AUC02; ESD 22 – 2000-V Human-Body Model (A114 -A) – 200-V Machine Model (A115-A) 1000-V Charged-Device Model (C101) G ND SN74AUC02 QUADRUPLE 2-INPUT POSITIV E-NOR GATE SCES511A – NOVEMBER 2003 REVISED MARCH 2005 RGY PACKAGE (TOP VIEW) VCC 1Y 1 1A 2 1B 3 2Y 4 2A 5 2 B 6 7 14 13 4Y 12 4B 11 4A 10 3Y 9 3B 8 3A DESCRIPTION/ORDERING INFORMATION This quadruple 2-input posi.


Texas Instruments SN74AUC02

tive-NOR gate is operational at 0.8-V to 2.7-V VCC, but is designed specificall y for 1.65-V to 1.95-V VCC operation. T he SN74AUC02 device performs the Boolea n function Y = A + B or Y = A ⋅ B in positive logic. This device is fully sp ecified for partial-power-down applicat ions using Ioff. The Ioff circuitry dis ables the outputs, preventing damaging current backflow thr.


Texas Instruments SN74AUC02

ough the device when it is powered down. TA –40°C to 85°C QFN – RGY OR DERING INFORMATION PACKAGE (1) ORDERA BLE PART NUMBER Tape and reel SN74AUC 02RGYR TOP-SIDE MARKING MS02 (1) Pack age drawings, standard packing quantiti es, thermal data, symbolization, and PC B design guidelines are available at ww w.ti.com/sc/package. FUNCTION TABLE (E ACH GATE) INPUTS A B .

Part

SN74AUC02

Description

QUADRUPLE 2-INPUT POSITIVE-NOR GATE



Feature


www.ti.com FEATURES • Optimized for 1. 8-V Operation and Is 3.6-V I/O Tolerant to Support Mixed-Mode Signal Operation • Ioff Supports Partial-Power-Down M ode Operation • Sub-1-V Operable • Max tpd of 2.2 ns at 1.8 V • Low Powe r Consumption, 10-µA Max ICC • ±8-m A Output Drive at 1.8 V • Latch-Up Pe rformance Exceeds 100 mA Per JESD 78, C lass II • ESD Protection Exceeds J.
Manufacture

Texas Instruments

Datasheet
Download SN74AUC02 Datasheet




 SN74AUC02
www.ti.com
FEATURES
Optimized for 1.8-V Operation and Is 3.6-V I/O
Tolerant to Support Mixed-Mode Signal
Operation
Ioff Supports Partial-Power-Down Mode
Operation
Sub-1-V Operable
Max tpd of 2.2 ns at 1.8 V
Low Power Consumption, 10-µA Max ICC
±8-mA Output Drive at 1.8 V
Latch-Up Performance Exceeds 100 mA Per
JESD 78, Class II
ESD Protection Exceeds JESD 22
– 2000-V Human-Body Model (A114-A)
– 200-V Machine Model (A115-A)
– 1000-V Charged-Device Model (C101)
SN74AUC02
QUADRUPLE 2-INPUT POSITIVE-NOR GATE
SCES511A – NOVEMBER 2003 – REVISED MARCH 2005
RGY PACKAGE
(TOP VIEW)
1
1A 2
1B 3
2Y 4
2A 5
2B 6
7
14
13 4Y
12 4B
11 4A
10 3Y
9 3B
8
DESCRIPTION/ORDERING INFORMATION
This quadruple 2-input positive-NOR gate is operational at 0.8-V to 2.7-V VCC, but is designed specifically for
1.65-V to 1.95-V VCC operation.
The SN74AUC02 device performs the Boolean function Y = A + B or Y = A B in positive logic.
This device is fully specified for partial-power-down applications using Ioff. The Ioff circuitry disables the outputs,
preventing damaging current backflow through the device when it is powered down.
TA
–40°C to 85°C
QFN – RGY
ORDERING INFORMATION
PACKAGE (1)
ORDERABLE PART NUMBER
Tape and reel
SN74AUC02RGYR
TOP-SIDE MARKING
MS02
(1) Package drawings, standard packing quantities, thermal data, symbolization, and PCB design guidelines are available at
www.ti.com/sc/package.
FUNCTION TABLE
(EACH GATE)
INPUTS
A
B
H
X
X
H
L
L
OUTPUT
Y
L
L
H
LOGIC DIAGRAM, EACH GATE (POSITIVE LOGIC)
A
Y
B
Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas
Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.
PRODUCTION DATA information is current as of publication date.
Products conform to specifications per the terms of the Texas
Instruments standard warranty. Production processing does not
necessarily include testing of all parameters.
Copyright © 2003–2005, Texas Instruments Incorporated




 SN74AUC02
SN74AUC02
QUADRUPLE 2-INPUT POSITIVE-NOR GATE
SCES511A – NOVEMBER 2003 – REVISED MARCH 2005
Absolute Maximum Ratings(1)
over operating free-air temperature range (unless otherwise noted)
www.ti.com
VCC
Supply voltage range
VI
Input voltage range(2)
VO
Voltage range applied to any output in the high-impedance or power-off state(2)
VO
Output voltage range(2)
IIK
Input clamp current
VI < 0
IOK
Output clamp current
VO < 0
IO
Continuous output current
Continuous current through VCC or GND
θJA
Package thermal impedance(3)
Tstg
Storage temperature range
MIN
MAX
–0.5
3.6
–0.5
3.6
–0.5
3.6
–0.5 VCC + 0.5
–50
–50
±20
±100
47
–65
150
UNIT
V
V
V
V
mA
mA
mA
mA
°C/W
°C
(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings
only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating
conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
(2) The input negative-voltage and output voltage ratings may be exceeded if the input and output current ratings are observed.
(3) The package thermal impedance is calculated in accordance with JESD 51-5.
Recommended Operating Conditions(1)
VCC
Supply voltage
VIH
High-level input voltage
VIL
Low-level input voltage
VI
Input voltage
VO
Output voltage
IOH
High-level output current
IOL
Low-level output current
t/v Input transition rise or fall rate
TA
Operating free-air temperature
VCC = 0.8 V
VCC = 1.1 V to 1.95 V
VCC = 2.3 V to 2.7 V
VCC = 0.8 V
VCC = 1.1 V to 1.95 V
VCC = 2.3 V to 2.7 V
VCC = 0.8 V
VCC = 1.1 V
VCC = 1.4 V
VCC = 1.65 V
VCC = 2.3 V
VCC = 0.8 V
VCC = 1.1 V
VCC = 1.4 V
VCC = 1.65 V
VCC = 2.3 V
VCC = 0.8 V to 1.65 V(2)
VCC = 1.65 V to 1.95 V(3)
VCC = 2.3 V to 2.7 V(3)
MIN
0.8
VCC
0.65 × VCC
1.7
0
0
–40
MAX
2.7
0
0.35 × VCC
0.7
3.6
VCC
–0.7
–3
–5
–8
–9
0.7
3
5
8
9
20
10
5
85
UNIT
V
V
V
V
V
mA
mA
ns/V
°C
(1) All unused inputs of the device must be held at VCC or GND to ensure proper device operation. Refer to the TI application report,
Implications of Slow or Floating CMOS Inputs, literature number SCBA004.
(2) The data was taken at CL = 15 pF, RL = 2 k(see Figure 1).
(3) The data was taken at CL = 30 pF, RL = 500 (see Figure 1).
2




 SN74AUC02
www.ti.com
SN74AUC02
QUADRUPLE 2-INPUT POSITIVE-NOR GATE
SCES511A – NOVEMBER 2003 – REVISED MARCH 2005
Electrical Characteristics
over recommended operating free-air temperature range (unless otherwise noted)
PARAMETER
VOH
VOL
II
A or B inputs
Ioff
ICC
Ci
TEST CONDITIONS
IOH = –100 µA
IOH = –0.7 mA
IOH = –3 mA
IOH = –5 mA
IOH = –8 mA
IOH = –9 mA
IOL = 100 µA
IOL = 0.7 mA
IOL = 3 mA
IOL = 5 mA
IOL = 8 mA
IOL = 9 mA
VI = VCC or GND
VI or VO = 2.7 V
VI = VCC or GND,
IO = 0
VI = VCC or GND
VCC
0.8 V to 2.7 V
0.8 V
1.1 V
1.4 V
1.65 V
2.3 V
0.8 V to 2.7 V
0.8 V
1.1 V
1.4 V
1.65 V
2.3 V
0 to 2.7 V
0
0.8 V to 2.7 V
2.5 V
MIN
VCC – 0.1
0.8
1
1.2
1.8
TYP(1) MAX UNIT
0.55
V
0.2
0.25
0.3
V
0.4
0.45
0.6
±5 µA
±10 µA
10 µA
2
pF
(1) All typical values are at TA = 25°C.
Switching Characteristics
over recommended operating free-air temperature range, CL = 15 pF (unless otherwise noted) (see Figure 1)
PARAMETER
FROM
(INPUT)
TO
(OUTPUT)
VCC = 0.8 V
TYP
VCC = 1.2 V VCC = 1.5 V
± 0.1 V
± 0.1 V
MIN MAX MIN MAX
VCC = 1.8 V
± 0.15 V
VCC = 2.5 V
± 0.2 V
MIN TYP MAX MIN MAX
tpd
A or B
Y
4.6
0.8 3.4 0.7 2.4 0.6 0.9 2.2 0.5 1.3
UNIT
ns
Switching Characteristics
over recommended operating free-air temperature range, CL = 30 pF (unless otherwise noted) (see Figure 1)
PARAMETER
FROM
(INPUT)
TO
(OUTPUT)
VCC = 1.8 V
± 0.15 V
VCC = 2.5 V
± 0.2 V
MIN TYP MAX MIN MAX
tpd
A or B
Y
0.8 1.5 2.4 0.6
2
UNIT
ns
Operating Characteristics
TA = 25°C
PARAMETER
Cpd Power dissipation capacitance
TEST
CONDITIONS
f = 10 MHz
VCC = 0.8 V
TYP
13
VCC = 1.2 V
TYP
13
VCC = 1.5 V
TYP
13
VCC = 1.8 V
TYP
13
VCC = 2.5 V
TYP
16
UNIT
pF
3



Recommended third-party SN74AUC02 Datasheet






@ 2014 :: Datasheetspdf.com :: Semiconductors datasheet search & download site (Privacy Policy & Contact)