DatasheetsPDF.com

74VHCT139A

STMicroelectronics

DUAL 2 TO 4 DECODER/DEMULTIPLEXER

® 74VHCT139A DUAL 2 TO 4 DECODER/DEMULTIPLEXER PRELIMINARY DATA s s s s s s s s s HIGH SPEED: tPD = 7.2 ns (TY...


STMicroelectronics

74VHCT139A

File Download Download 74VHCT139A Datasheet


Description
® 74VHCT139A DUAL 2 TO 4 DECODER/DEMULTIPLEXER PRELIMINARY DATA s s s s s s s s s HIGH SPEED: tPD = 7.2 ns (TYP.) at VCC = 5V LOW POWER DISSIPATION: ICC = 4 µA (MAX.) at TA = 25 oC COMPATIBLE WITH TTL OUTPUTS: VIH = 2V (MIN), VIL = 0.8V (MAX) POWER DOWN PROTECTION ON INPUTS & OUTPUTS SYMMETRICAL OUTPUT IMPEDANCE: |IOH| = IOL = 8 mA (MIN) BALANCED PROPAGATION DELAYS: tPLH ≅ tPHL OPERATING VOLTAGE RANGE: VCC (OPR) = 4.5V to 5.5V PIN AND FUNCTION COMPATIBLE WITH 74 SERIES 139 IMPROVED LATCH-UP IMMUNITY SOP PACKAGE SOP TSSOP T UBE 74VHCT139AM TSSOP T& R 74VHCT139AMTR 74VHCT139ATTR ORDER CODES DESCRIPTION The 74VHCT139A is an advanced high-speed CMOS DUAL 2 TO 4 LINE DECODER/ DEMULTIPLEXER fabricated with sub-micron silicon gate and double-layer metal wiring C2MOS technology. The active low enable input can be used for gating or as a data input for demultiplexing applications. While the enable input is held high, all four outputs are high independently of the other inputs. Power down protection is provided on all inputs and outputs and 0 to 7V can be accepted on inputs with no regard to the supply voltage. This device can be used to interface 5V to 3V. All inputs and outputs are equipped with protection circuits against static discharge, giving them 2KV ESD immunity and transient excess voltage. PIN CONNECTION AND IEC LOGIC SYMBOLS March 2000 1/8 74VHCT139A INPUT EQUIVALENT CIRCUIT PIN DESCRIPTION PIN No 1, 15 2, 3 4, 5, 6, 7 12, 11, 10, 9 14, 13 8 16 SYMBOL 1G,...




Similar Datasheet




@ 2014 :: Datasheetspdf.com :: Semiconductors datasheet search & download site. (Privacy Policy & Contact)