DatasheetsPDF.com

74LVT32244 Dataheets PDF



Part Number 74LVT32244
Manufacturers Fairchild Semiconductor
Logo Fairchild Semiconductor
Description Low Voltage 32-Bit Buffer/Line Driver
Datasheet 74LVT32244 Datasheet74LVT32244 Datasheet (PDF)

Preliminary 74LVT32244 • 74LVTH32244 Low Voltage 32-Bit Buffer/Line Driver with 3-STATE Outputs (Preliminary) January 2001 Revised August 2001 74LVT32244 • 74LVTH32244 Low Voltage 32-Bit Buffer/Line Driver with 3-STATE Outputs (Preliminary) General Description The LVT32244 and LVTH32244 contain thirty-two noninverting buffers with 3-STATE outputs designed to be employed as a memory and address driver, clock driver, or bus oriented transmitter/receiver. The device is nibble controlled. Individ.

  74LVT32244   74LVT32244


Document
Preliminary 74LVT32244 • 74LVTH32244 Low Voltage 32-Bit Buffer/Line Driver with 3-STATE Outputs (Preliminary) January 2001 Revised August 2001 74LVT32244 • 74LVTH32244 Low Voltage 32-Bit Buffer/Line Driver with 3-STATE Outputs (Preliminary) General Description The LVT32244 and LVTH32244 contain thirty-two noninverting buffers with 3-STATE outputs designed to be employed as a memory and address driver, clock driver, or bus oriented transmitter/receiver. The device is nibble controlled. Individual 3-STATE control inputs can be shorted together for 8-bit, 16-bit, or 32-bit operation. The LVTH32244 data inputs include bushold, eliminating the need for external pull-up resistors to hold unused inputs. These buffers and line drivers are designed for low-voltage (3.3V) VCC applications, but with the capability to provide a TTL interface to a 5V environment. The LVT32244 and LVTH32244 are fabricated with an advanced BiCMOS technology to achieve high speed operation similar to 5V ABT while maintaining a low power dissipation Features s Input and output interface capability to systems at 5V VCC s Bushold data inputs eliminate the need for external pull-up resistors to hold unused inputs (74LVTH32244), also available without bushold feature (74LVT32244). s Live insertion/extraction permitted s Power Up/Down high impedance provides glitch-free bus loading s Outputs source/sink −32 mA/+64 mA s ESD performance: Human-body model > 2000V Machine model > 200V Charged-device model > 1000V s Packaged in plastic Fine-Pitch Ball Grid Array (FBGA) (Preliminary) Ordering Code: Order Number 74LVT32244GX (Note 1) 74LVTH32244GX (Note 1) Package Number BGA96A (Preliminary) BGA96A (Preliminary) Package Description 96-Ball Fine-Pitch Ball Grid Array (FBGA), JEDEC MO-205, 5.5mm Wide [Tape and Reel] 96-Ball Fine-Pitch Ball Grid Array (FBGA), JEDEC MO-205, 5.5mm Wide [Tape and Reel] Note 1: BGA package available in Tape and Reel only. Logic Symbol © 2001 Fairchild Semiconductor Corporation DS500434 www.fairchildsemi.com Preliminary 74LVT32244 • 74LVTH32244 Connection Diagram Truth Tables Inputs OE1 L L H Inputs OE2 L L H Inputs OE3 L L H (Top Thru View) Inputs OE4 L Description Output Enable Input (Active LOW) Inputs Outputs OE5 L L 5 I0 I2 I4 I6 I8 I10 I12 I15 I16 I18 I20 I22 I24 I26 I28 I31 6 I1 I3 I5 I7 I9 I11 I13 I14 I17 I19 I21 I23 I25 I27 I29 I30 OE8 L L H OE7 L L H Inputs I28-I31 L H X OE6 L L H Inputs I24-I27 L H X H Inputs I20-I23 L H X L H Inputs I16-I19 L H X I12-I15 L H X I8-I11 L H X I4-I7 L H X I0-I3 L H X Outputs O0-O3 L H Z Outputs O4-O7 L H Z Outputs O8–O11 L H Z Outputs O12-O15 L H Z Outputs O16-O19 L H Z Outputs O20-O23 L H Z Outputs O24-O27 L H Z Outputs O28-O31 L H Z Pin Descriptions Pin Names OEn I0–I31 O0–O31 Pin Assignments for FBGA 1 A B C D E F G H J K L M N P R T O1 O3 O5 O7 O9 O11 O13 O14 O17 O19 O21 O23 O25 O27 O29 O30 2 O0 O2 O4 O6 O8 O10 O12 O15 O16 O18 O20 O22 O24 O26 O28 O31 3 OE1 GND VCC1 GND GND VCC1 GND OE4 OE5 GND VCC2 GND GND VCC2 GND OE8 4 OE2 GND VCC1 GND GND VCC1 GND OE3 OE6 GND VCC2 GND GND VCC2 GND OE7 H = HIGH Voltage Level L = LOW Voltage Level X = Immaterial (HIGH or LOW, inputs may not float) Z = High Impedance www.fairchildsemi.com 2 Preliminary 74LVT32244 • 74LVTH32244 Functional Description The 74LVT32244 and 74LVTH32244 contain thirty-two non-inverting buffers with 3-STATE outputs. The device is nibble (4 bits) controlled with each nibble functioning identically, but independent of the other. The control pins can be shorted together to obtain full 32-bit operation. The 3-STATE outputs are controlled by an Output Enable (OEn) input. When OEn is LOW, the outputs are in the 2-state mode. When OEn is HIGH, the standard outputs are in the high impedance mode but this does not interfere with entering new data into the inputs. Logic Diagrams Byte 1 Byte 2 Byte 3 Byte 4 VCC1 is associated with Bytes 1 and 2. VCC2 is associated with Bytes 3 and 4. Note: Please note that these diagrams are provided only for the understanding of logic operations and should not be used to estimate propagation delays. 3 www.fairchildsemi.com Preliminary 74LVT32244 • 74LVTH32244 Absolute Maximum Ratings(Note 2) Symbol VCC VI VO IIK IOK IO ICC IGND TSTG Parameter Supply Voltage DC Input Voltage Output Voltage DC Input Diode Current DC Output Diode Current DC Output Current DC Supply Current per Supply Pin DC Ground Current per Ground Pin Storage Temperature Value Conditions Units V V Output in 3-STATE Output in High or Low State (Note 3) VI < GND VO < GND VO > VCC VO > VCC Output at HIGH State Output at LOW State V mA mA mA mA mA −0.5 to +4.6 −0.5 to +7.0 −0.5 to +7.0 −0.5 to +7.0 −50 −50 64 128 ±64 ±128 −65 to +150 °C Recommended Operating Conditions Symbol VCC VI IOH IOL TA Supply Voltage Input Voltage High-Level Output Current Low-Level Output Current Free Air Operating Temperature Input Edge Rate, VIN = 0.8V–2.0V, VCC = 3.0V Parameter Min 2.7 0 Max 3.6 5.5 Units V V mA mA −32 64 −40 0.


74LVTH32245 74LVT32244 74LVTH32244


@ 2014 :: Datasheetspdf.com :: Semiconductors datasheet search & download site.
(Privacy Policy & Contact)