DatasheetsPDF.com

MPC9990 Dataheets PDF



Part Number MPC9990
Manufacturers Motorola
Logo Motorola
Description Low Voltage PLL Clock Driver
Datasheet MPC9990 DatasheetMPC9990 Datasheet (PDF)

MOTOROLA SEMICONDUCTOR TECHNICAL DATA U 4 tPLL Clock Driver Low Voltage e e h S a at .D w w w• Supports high performance HSTL clock distribution systems Compatible to IA64 processor systems Fully Integrated PLL, differential design Core logic operates from 3.3 V power supply HSTL outputs operate from a 1.8 V supply Programmable frequency by output bank 10 HSTL compatible outputs (two banks) HSTL compatible PLL feedback output HSTL compatible sychronization output (QSYNC) Max. skew of 80 ps wit.

  MPC9990   MPC9990



Document
MOTOROLA SEMICONDUCTOR TECHNICAL DATA U 4 tPLL Clock Driver Low Voltage e e h S a at .D w w w• Supports high performance HSTL clock distribution systems Compatible to IA64 processor systems Fully Integrated PLL, differential design Core logic operates from 3.3 V power supply HSTL outputs operate from a 1.8 V supply Programmable frequency by output bank 10 HSTL compatible outputs (two banks) HSTL compatible PLL feedback output HSTL compatible sychronization output (QSYNC) Max. skew of 80 ps within output bank Zero–delay capability: max. SPO (tpd) window of 150 ps Temperature range of 0 to +70°C Product Preview m o .c Order Number: MPC9990/D Rev 4, 01/2002 The MPC9990 is a low voltage PLL clock driver designed for high speed clock generation and distribution in high performance computer, workstation and server applications. The clock driver accepts a LVPECL compatible clock signal and provides 10 low skew, differential HSTL1 compatible outputs, one HSTL compatible output for system synchronization purposes and one HSTL compatible PLL feedback output. The device operates from a dual voltage supply: 3.3 V for the core logic and 1.8 V for the HSTL outputs. The fully integrated PLL supports an input frequency range of 75 to 287.5 MHz. The output frequencies are configurable. MPC9990 LOW VOLTAGE DIFFERENTIAL PECL–HSTL PLL CLOCK DRIVER • • • • • • • • • • • • LVPECL compatible clock input, LVCMOS compatible control inputs The MPC9990 provides output clock frequencies required for high–performance computer system optimization. The device drives up to 10 differential clock loads within the frequency range of 75 to 287.5 MHz. The 10 outputs are organized in 2 banks of 3 and 7 differential outputs. In the standard configuration the QFB output pair is connected to the FB input pair closing the PLL loop and enabling zero delay operation from the CLK input to the outputs. Bank B outputs are frequency and phase aligned to the CLK input, providing exact copies of the high–speed input signal. Bank A outputs are configured to operate at slower speeds driving the system bus devices. The output frequency ratio of bank A to bank B is adjustable (for available ratios, see “MPC9990 Application: CPU to System Bus Frequency Ratios” on page 2) for system optimization. In a computer application, bank B outputs generate the clock signals for the devices operating at the CPU frequency, while Bank A outputs are configured to drive the clock signals for the devices running at lower speeds (system clock). Four individual frequency ratios are available, providing a high degree of flexibility. The frequency ratios between CPU clock and system clock provided by the MPC9990 are listed in the table “Output configuration” on page 4. The QSYNC output functionality is designed for system synchronization purpose. QSYNC is asserted at coincident rising edges of CPU (bank B and QFB signal) and slower system clock (bank A) outputs (see “QSYNC Phase Relation Diagram” on page 4), p.


WJLXT971A MPC9990 VT1000


@ 2014 :: Datasheetspdf.com :: Semiconductors datasheet search & download site.
(Privacy Policy & Contact)