DatasheetsPDF.com

HY5756820LT

Hynix Semiconductor

4 Banks x 8M x 8Bit Synchronous DRAM

www.DataSheet4U.com HY57V56820C(L)T 4 Banks x 8M x 8Bit Synchronous DRAM DESCRIPTION The HY57V56820C is a 268,435,456bi...



HY5756820LT

Hynix Semiconductor


Octopart Stock #: O-564893

Findchips Stock #: 564893-F

Web ViewView HY5756820LT Datasheet

File DownloadDownload HY5756820LT PDF File







Description
www.DataSheet4U.com HY57V56820C(L)T 4 Banks x 8M x 8Bit Synchronous DRAM DESCRIPTION The HY57V56820C is a 268,435,456bit CMOS Synchronous DRAM, ideally suited for the main memory applications which require large memory density and high bandwidth. The HY57V56820C is organized as 4banks of 8,388,608x8. The HY57V56820C is offering fully synchronous operation referenced to a positive edge of the clock. All inputs and outputs are synchronized with the rising edge of the clock input. The data paths are internally pipelined to achieve very high bandwidth. All input and output voltage levels are compatible with LVTTL. Programmable options include the length of pipeline (Read latency of 2 or 3), the number of consecutive read or write cycles initiated by a single control command (Burst length of 1,2,4,8 or full page), and the burst count sequence(sequential or interleave). A burst of read or write cycles in progress can be terminated by a burst terminate command or can be interrupted and replaced by a new burst read or write command on any cycle. (This pipelined design is not restricted by a `2N` rule.) FEATURES Single 3.3±0.3V power supply All device pins are compatible with LVTTL interface JEDEC standard 400mil 54pin TSOP-II with 0.8mm of pin pitch All inputs and outputs referenced to positive edge of system clock Data mask function by DQM Internal four banks operation Auto refresh and self refresh 8192 refresh cycles / 64ms Programmable Burst Length and Burst Type -...




Similar Datasheet




@ 2014 :: Datasheetspdf.com :: Semiconductors datasheet search & download site. (Privacy Policy & Contact)