DatasheetsPDF.com

ZL50015

Zarlink Semiconductor

Enhanced 1 K Digital Switch

www.DataSheet4U.com ZL50015 Enhanced 1 K Digital Switch with Stratum 4E DPLL Data Sheet Features • 1024 channel x 1024 ...


Zarlink Semiconductor

ZL50015

File Download Download ZL50015 Datasheet


Description
www.DataSheet4U.com ZL50015 Enhanced 1 K Digital Switch with Stratum 4E DPLL Data Sheet Features 1024 channel x 1024 channel non-blocking digital Time Division Multiplex (TDM) switch at 4.096, 8.192 and 16.384 Mbps or using a combination of ports running at 2.048, 4.096, 8.192 and 16.384 Mbps 16 serial TDM input, 16 serial TDM output streams Integrated Digital Phase-Locked Loop (DPLL) exceeds Telcordia GR-1244-CORE Stratum 4E specifications Output clocks have less than 1 ns of jitter (except for the 1.544 MHz output) DPLL provides holdover, freerun and jitter attenuation features with four independent reference source inputs Exceptional input clock cycle to cycle variation tolerance (20 ns for all rates) VDD_CORE VDD_IO VDD_COREA VDD_IOA July 2005 Ordering Information ZL50015GAC ZL50015QCC ZL50015QCC1 *Pb 256 Ball PBGA 256 Lead LQFP 256 Lead LQFP* Free Matte Tin Trays Trays Trays -40°C to +85 °C Output streams can be configured as bidirectional for connection to backplanes Per-stream input and output data rate conversion selection at 2.048 Mbps, 4.096 Mbps, 8.192 Mbps or 16.384 Mbps. Input and output data rates can differ Per-stream high impedance control outputs (STOHZ) for 8 output streams Per-stream input bit delay with flexible sampling point selection VSS RESET ODE STi[15:0] FPi CKi MODE_4M0 MODE_4M1 REF0 REF1 REF2 REF3 REF_FAIL0 REF_FAIL1 REF_FAIL2 REF_FAIL3 S/P Converter Data Memory P/S Converter STio[15:0] Input Timing Connection Mem...




Similar Datasheet




@ 2014 :: Datasheetspdf.com :: Semiconductors datasheet search & download site. (Privacy Policy & Contact)