DatasheetsPDF.com

IDT71V2577SA

IDT

(IDT71V2577S / IDT71V25779) Synchronous SRAMs

www.DataSheet4U.com 128K x 36, 256K x 18 3.3V Synchronous SRAMs 2.5V I/O, Flow-Through Outputs Burst Counter, Single Cy...



IDT71V2577SA

IDT


Octopart Stock #: O-568795

Findchips Stock #: 568795-F

Web ViewView IDT71V2577SA Datasheet

File DownloadDownload IDT71V2577SA PDF File







Description
www.DataSheet4U.com 128K x 36, 256K x 18 3.3V Synchronous SRAMs 2.5V I/O, Flow-Through Outputs Burst Counter, Single Cycle Deselect Features x x IDT71V2577S IDT71V2579S IDT71V2577SA IDT71V2579SA Description The IDT71V2577/79 are high-speed SRAMs organized as 128K x 36/256K x 18. The IDT71V2577/79 SRAMs contain write, data, address and control registers. There are no registers in the data output path (flow-through architecture). Internal logic allows the SRAM to generate a self-timed write based upon a decision which can be left until the end of the write cycle. The burst mode feature offers the highest level of performance to the system designer, as the IDT71V2577/79 can provide four cycles of data for a single address presented to the SRAM. An internal burst address counter accepts the first cycle address from the processor, initiating the access sequence. The first cycle of output data will flow-through from the array after a clock-to-data access time delay from the rising clock edge of the same cycle. If burst mode operation is selected (ADV=LOW), the subsequent three cycles of output data will be available to the user on the next three rising clock edges. The order of these three addresses are defined by the internal burst counter and the LBO input pin. The IDT71V2577/79 SRAMs utilize IDT’s latest high-performance CMOS process and are packaged in a JEDEC standard 14mm x 20mm 100-pin thin plastic quad flatpack (TQFP) as well as a 119 ball grid array (BGA) and a 165 fine...




Similar Datasheet




@ 2014 :: Datasheetspdf.com :: Semiconductors datasheet search & download site. (Privacy Policy & Contact)