DatasheetsPDF.com

ICS8535-21

ICST

LVPECL FANOUT BUFFER

www.DataSheet4U.com Integrated Circuit Systems, Inc. ICS8535-21 LOW SKEW, 1-TO-2 LVCMOS/LVTTL-TO-3.3V LVPECL FANOUT BU...


ICST

ICS8535-21

File Download Download ICS8535-21 Datasheet


Description
www.DataSheet4U.com Integrated Circuit Systems, Inc. ICS8535-21 LOW SKEW, 1-TO-2 LVCMOS/LVTTL-TO-3.3V LVPECL FANOUT BUFFER FEATURES 2 differential 3.3V LVPECL outputs Selectable CLK0 or CLK1 inputs for redundant and multiple frequency fanout applications CLK0 or CLK1 can accept the following input levels: LVCMOS or LVTTL Maximum output frequency: 266MHz Translates LVCMOS and LVTTL levels to 3.3V LVPECL levels Output skew: 20ps (maximum) Part-to-part skew: 300ps (maximum) Propagation delay: 1.6ns (maximum) Additive phase jitter, RMS: 0.03ps (typical) 3.3V operating supply 0°C to 70°C ambient operating temperature Industrial temperature information available upon request GENERAL DESCRIPTION The ICS8535-21 is a low skew, high performance 1-to-2 LVCMOS/LVTTL-to-3.3V LVPECL fanout HiPerClockS™ buffer and a member of the HiPerClockS™ family of High Performance Clock Solutions from ICS. The ICS8535-21 has two single-ended clock inputs. The single-ended clock input accepts LVCMOS or LVTTL input levels and translate them to 3.3V LVPECL levels. The clock enable is internally synchronized to eliminate runt clock pulses on the output during asynchronous assertion/deassertion of the clock enable pin. ICS Guaranteed output and part-to-part skew characteristics make the ICS8535-21 ideal for those applications demanding well defined performance and repeatability. BLOCK DIAGRAM CLK_EN D Q LE CLK0 CLK1 0 1 Q0 nQ0 Q1 nQ1 CLK_SEL PIN ASSIGNMENT VEE CLK_EN CLK_SEL C...




Similar Datasheet




@ 2014 :: Datasheetspdf.com :: Semiconductors datasheet search & download site. (Privacy Policy & Contact)