Document
www.DataSheet4U.com
74AUP1G3208
Low-power 3-input OR-AND gate
Rev. 01 — 29 November 2006 Product data sheet
1. General description
The 74AUP1G3208 is a high-performance, low-power, low-voltage, Si-gate CMOS device, superior to most advanced CMOS compatible TTL families. Schmitt trigger action at all inputs makes the circuit tolerant to slower input rise and fall times across the entire VCC range from 0.8 V to 3.6 V. This device ensures a very low static and dynamic power consumption across the entire VCC range from 0.8 V to 3.6 V. This device is fully specified for partial power-down applications using IOFF. The IOFF circuitry disables the output, preventing the damaging backflow current through the device when it is powered down. The 74AUP1G3208 provides the Boolean function: Y = (A + B) × C. The user can choose the logic functions OR, AND and OR-AND. All inputs can be connected to VCC or GND.
2. Features
s Wide supply voltage range from 0.8 V to 3.6 V s High noise immunity s Complies with JEDEC standards: x JESD8-12 (0.8 V to 1.3 V) x JESD8-11 (0.9 V to 1.65 V) x JESD8-7 (1.2 V to 1.95 V) x JESD8-5 (1.8 V to 2.7 V) x JESD8-B (2.7 V to 3.6 V) s ESD protection: x HBM JESD22-A114-D Class 3A exceeds 5000 V x MM JESD22-A115-A exceeds 200 V x CDM JESD22-C101-C exceeds 1000 V s Low static power consumption; ICC = 0.9 µA (maximum) s Latch-up performance exceeds 100 mA per JESD 78 Class II s Inputs accept voltages up to 3.6 V s Low noise overshoot and undershoot < 10 % of VCC s IOFF circuitry provides partial Power-down mode operation s Multiple package options s Specified from −40 °C to +85 °C and −40 °C to +125 °C
www.DataSheet4U.com
NXP Semiconductors
74AUP1G3208
Low-power 3-input OR-AND gate
3. Ordering information
Table 1. Ordering information Package Temperature range Name 74AUP1G3208GW 74AUP1G3208GM 74AUP1G3208GF −40 °C to +125 °C −40 °C to +125 °C −40 °C to +125 °C SC-88 XSON6 XSON6 Description plastic surface-mounted package; 6 leads Version SOT363 Type number
plastic extremely thin small outline package; no leads; SOT886 6 terminals; body 1 × 1.45 × 0.5 mm plastic extremely thin small outline package; no leads; SOT891 6 terminals; body 1 × 1 × 0.5 mm
4. Marking
Table 2. Marking Marking code a2 a2 a2 Type number 74AUP1G3208GW 74AUP1G3208GM 74AUP1G3208GF
5. Functional diagram
1 4 Y
3 B 6 C
A
001aad501
Fig 1. Logic symbol
6. Pinning information
6.1 Pinning
74AUP1G3208 74AUP1G3208
A GND 1 2 6 5 C GND VCC B B 3
001aad500
A
1
6
C A GND
74AUP1G3208
1 2 3 6 5 4 C VCC Y
2
5
VCC
3
4
Y
B
4
Y
001aad507
001aad506
Transparent top view
Transparent top view
Fig 2. Pin configuration SOT363 (SC-88)
Fig 3. Pin configuration SOT886 (XSON6)
Fig 4. Pin configuration SOT891 (XSON6)
74AUP1G3208_1
© NXP B.V. 2006. All rights reserved.
Product data sheet
Rev. 01 — 29 November 2006
2 of 16
www.DataSheet4U.com
NXP Semiconductors
74AUP1G3208
Low-power 3-input OR-AND gate
6.2 Pin description
Table 3. Symbol A GND B Y VCC C Pin description Pin 1 2 3 4 5 6 Description data input A ground (0 V) data input B data output Y supply voltage data input C
7. Functional description
Table 4. Input C L L L L H H H H
[1] H = HIGH voltage level; L = LOW voltage level.
Function table[1] Output B L L H H L L H H A L H L H L H L H Y L L L L L H H H
7.1 Logic configurations
Table 5. Function selection table Figure see Figure 5 and Figure 6 see Figure 7 see Figure 8 Logic function 2-input AND 2-input OR 3-input gate with the Boolean function: Y = (A + B) × C
B C
Y 1 2 3 6 5 4
VCC C Y
001aad502
A C
Y A 1 2 3 6 5 4
VCC C Y
001aad503
B
Fig 5. 2-input AND gate
Fig 6. 2-input AND gate
74AUP1G3208_1
© NXP B.V. 2006. All rights reserved.
Product data sheet
Rev. 01 — 29 November 2006
3 of 16
www.DataSheet4U.com
NXP Semiconductors
74AUP1G3208
Low-power 3-input OR-AND gate
A B
Y A B 1 2 3 6 5 4
VCC
A B C
VCC Y A B 1 2 3 6 5 4 C Y
001aad505
Y
001aad504
Fig 7. 2-input OR gate
Fig 8. 3-input gate with the Boolean function: Y = (A + B) × C
8. Limiting values
Table 6. Limiting values In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V). Symbol VCC IIK VI IOK VO IO ICC IGND Tstg Ptot
[1] [2]
Parameter supply voltage input clamping current input voltage output clamping current output voltage output current supply current ground current storage temperature total power dissipation
Conditions VI < 0 V
[1]
Min −0.5 −0.5 [1]
Max +4.6 −50 +4.6 ±50 +4.6 ±20 50 −50 +150 250
Unit V mA V mA V mA mA mA °C mW
VO > VCC or VO < 0 V Active mode and Power-down mode VO = 0 V to VCC
−0.5 −65
Tamb = −40 °C to +125 °C
[2]
-
The input and output voltage ratings may be exceeded if the input and output current ratings are observed. For SC-88 packages: above 87.5 °C the value of Ptot derates linearly with 4.0 mW/K. For XSON6 packages: above 45 °C the value of Ptot derates linearly with 2.4 mW/K.
74AUP1G3208_1
© NXP B.V. 2006. All rights reserved.
Product .