DatasheetsPDF.com

HY5V26CF

Hynix Semiconductor

(HY5V26CxF) 4 Banks X 2M X 16bits Synchronous DRAM

www.DataSheet4U.com HY5V26C(L/S)F 4 Banks x 2M x 16bits Synchronous DRAM DESCRIPTION Preliminary The Hynix HY5V26C(L/S...


Hynix Semiconductor

HY5V26CF

File DownloadDownload HY5V26CF Datasheet


Description
www.DataSheet4U.com HY5V26C(L/S)F 4 Banks x 2M x 16bits Synchronous DRAM DESCRIPTION Preliminary The Hynix HY5V26C(L/S)F is a 134,217,728bit CMOS Synchronous DRAM, ideally suited for the main memory applications which require large memory density and high bandwidth. HY5V26C(L/S)F is organized as 4banks of 2,097,152x16 HY5V26C(L/S)F is offering fully synchronous operation referenced to a positive edge of the clock. All inputs and outputs are synchronized with the rising edge of the clock input. The data paths are internally pipelined to achieve very high bandwidth. All input and output voltage levels are compatible with LVTTL. Programmable options include the length of pipeline (Read latency of 2 or 3), the number of consecutive read or write cycles initiated by a single control command (Burst length of 1,2,4,8, or full page), and the burst count sequence(sequential or interleave). A burst of read or write cycles in progress can be terminated by a burst terminate command or can be interrupted and replaced by a new burst read or write command on any cycle. (This pipelined design is not restricted by a `2N` rule.) FEATURES Single 3.3±0.3V power supply All device balls are compatible with LVTTL interface 54Ball FBGA (10.5mm x 8.3mm) All inputs and outputs referenced to positive edge of system clock Data mask function by UDQM or LDQM Internal four banks operation Programmable CAS Latency ; 2, 3 Clocks Auto refresh and self refresh 4096 refresh cycles / 64ms Pr...




Similar Datasheet




@ 2014 :: Datasheetspdf.com :: Semiconductors datasheet search & download site. (Privacy Policy & Contact)