MONOLITHIC TRIPLE FIXED DELAY LINE
3D7323
MONOLITHIC TRIPLE FIXED DELAY LINE (SERIES 3D7323)
FEATURES
• • • • • • • • • • • • All-silicon, low-power CMOS ...
Description
3D7323
MONOLITHIC TRIPLE FIXED DELAY LINE (SERIES 3D7323)
FEATURES
All-silicon, low-power CMOS technology TTL/CMOS compatible inputs and outputs Vapor phase, IR and wave solderable Auto-insertable (DIP pkg.) Low ground bounce noise Leading- and trailing-edge accuracy Delay range: 6 through 6000ns Delay tolerance: 2% or 1.0ns Temperature stability: ±3% typ (-40C to 85C) Vdd stability: ±1% typical (4.75V to 5.25V) Minimum input pulse width: 20% of total delay 14-pin DIP available as drop-in replacement for hybrid delay lines
I1 I2 I3 GND 1 2 3 4 8 7 6 5
PACKAGES
VDD O1 O2 O3 I1 N/C I2 N/C I3 N/C GND 1 2 3 4 5 6 7 14 13 12 11 10 9 8 VDD N/C O1 N/C O2 N/C O3
3D7323M DIP 3D7323H Gull-Wing
I1 I2 I3 GND 1 2 3 4 8 7 6 5 VDD O1 O2 O3
3D7323Z SOIC (150 Mil)
3D7323 DIP 3D7323G Gull-Wing 3D7323K Unused pins removed
For mechanical dimensions, click here. For package marking details, click here.
FUNCTIONAL DESCRIPTION
The 3D7323 Triple Delay Line product family consists of fixed-delay CMOS integrated circuits. Each package contains three matched, independent delay lines. Delay values can range from 6ns through 6000ns. The input is reproduced at the output without inversion, shifted in time as per the user-specified dash number. The 3D7323 is TTL- and CMOS-compatible, capable of driving ten 74LS-type loads, and features both rising- and falling-edge accuracy.
PIN DESCRIPTIONS
I1 I2 I3 O1 O2 O3 VDD GND N/C Delay Line 1 Input Delay Line 2 Input Delay Line 3 Inp...
Similar Datasheet