DatasheetsPDF.com

XRT91L81

Exar Corporation

2.488/2.666GBPS OC-48/STM-16 SONET/SDH TRANSCEIVER

www.DataSheet4U.com PRELIMINARY XRT91L81 REV. P1.0.3 2.488/2.666GBPS OC-48/STM-16 SONET/SDH TRANSCEIVER JANUARY 2004 ...


Exar Corporation

XRT91L81

File Download Download XRT91L81 Datasheet


Description
www.DataSheet4U.com PRELIMINARY XRT91L81 REV. P1.0.3 2.488/2.666GBPS OC-48/STM-16 SONET/SDH TRANSCEIVER JANUARY 2004 GENERAL DESCRIPTION The XRT91L81 is a fully integrated SONET/SDH transceiver block for applications in SONET OC-48 allowing the use of Forward Error Correction (FEC) capability. The transceiver includes an on-chip Clock Multiplier Unit (CMU), which uses a high frequency Phase-Locked Loop (PLL) to generate the highspeed transmit serial clock from slower external clock references. It also provides Clock and Data Recovery (CDR) functions by synchronizing its on-chip Voltage Controlled Oscillator (VCO) to the incoming serial data stream. The chip provides serial-to-parallel and parallel-to-serial converters and 4-bit LVDS system interfaces in both receive and transmit directions. The transmit section includes a 4x9 Elastic Buffer (FIFO) to absorb any phase differences between the transmitter input clock and the internally generated transmitter reference clock. In the event of an overflow, an internal FIFO control circuit outputs an OVERFLOW indication. The FIFO under the control of the AUTORST pin can automatically recover from FIGURE 1. BLOCK DIAGRAM OF THE XRT91L81 an overflow condition. The operation of the device can be monitored by checking the status of the LOCKDET and LOSDET output signals. An on-chip phase/frequency detector and charge-pump offers the ability to form a de-jittering PLL with an external VCXO that can be used in loop timing mode to clean...




Similar Datasheet




@ 2014 :: Datasheetspdf.com :: Semiconductors datasheet search & download site. (Privacy Policy & Contact)