DatasheetsPDF.com

XCR3064A

Xilinx

64 Macrocell CPLD

APPLICATION NOTE 0 R XCR3064A: 64 Macrocell CPLD With Enhanced Clocking 0 14* DS037 (v1.1) February 10, 2000 Product...


Xilinx

XCR3064A

File Download Download XCR3064A Datasheet


Description
APPLICATION NOTE 0 R XCR3064A: 64 Macrocell CPLD With Enhanced Clocking 0 14* DS037 (v1.1) February 10, 2000 Product Specification Features Industry's first TotalCMOS™ PLD - both CMOS design and process technologies Fast Zero Power (FZP™) design technique provides ultra-low power and very high speed 3V, In-System Programmable (ISP) using a JTAG interface - On-chip superVoltage generation - ISP commands include: Enable, Erase, Program, Verify - Supported by multiple ISP programming platforms www.DataSheet4U.com - Four pin JTAG interface (TCK, TMS, TDI, TDO) - JTAG commands include: Bypass, Idcode High speed pin-to-pin delays of 7.5 ns Ultra-low static power of less than 100 µA 5V tolerant I/Os to support mixed Voltage systems 100% routable with 100% utilization while all pins and all macrocells are fixed Deterministic timing model that is extremely simple to use Up to 12 clocks with programmable polarity at every macrocell Support for complex asynchronous clocking Innovative XPLA™ architecture combines high speed with extreme flexibility 1000 erase/program cycles guaranteed 20 years data retention guaranteed Logic expandable to 37 product terms Advanced 0.35µ E2CMOS process Security bit prevents unauthorized access Design entry and verification using industry standard and Xilinx CAE tools Reprogrammable using industry standard device programmers Innovative Control Term structure provides either sum terms or product terms in each logic b...




Similar Datasheet




@ 2014 :: Datasheetspdf.com :: Semiconductors datasheet search & download site. (Privacy Policy & Contact)