DatasheetsPDF.com

IDT74ALVCH162820

Integrated Device Technology

3.3V CMOS 10-BIT FLIP FLOP

IDT74ALVCH162820 3.3V CMOS 10-BIT FLIP-FLOP WITH DUAL OUTPUTS INDUSTRIAL TEMPERATURE RANGE 3.3V CMOS 10-BIT FLIPFLOP W...


Integrated Device Technology

IDT74ALVCH162820

File Download Download IDT74ALVCH162820 Datasheet


Description
IDT74ALVCH162820 3.3V CMOS 10-BIT FLIP-FLOP WITH DUAL OUTPUTS INDUSTRIAL TEMPERATURE RANGE 3.3V CMOS 10-BIT FLIPFLOP WITH DUAL OUTPUTS IDT74ALVCH162820 0.5 MICRON CMOS Technology Typical tSK(o) (Output Skew) < 250ps ESD > 2000V per MIL-STD-883, Method 3015; > 200V using machine model (C = 200pF, R = 0) VCC = 3.3V ± 0.3V, Normal Range VCC = 2.7V to 3.6V, Extended Range www.DataSheet4U.com VCC = 2.5V ± 0.2V CMOS power levels (0.4µ W typ. static) Rail-to-Rail output swing for increased noise margin Available in TSSOP package FEATURES: DESCRIPTION: This 10-bit flip-flop is built using advanced dual metal CMOS technology. The ALVCH162820 is an edge-triggered D-type flip-flop. On the positive transition of the clock (CLK) input, the device provides true data at the Q outputs. A buffered output-enable (OE) input can be used to place the ten outputs in either a normal logic state (high or low logic level) or a high-impedance state. In the high impedance state, the outputs neither load nor drive the bus lines significantly. The high-impedance state and increased drive provide the capability to drive bus lines without the need for interface or pullup components. OE input does not affect the internal operation of the flip-flops. Old data can be retained or new data can be entered while the outputs are in the high-impedance state. The ALVCH162820 has series resistors in the device output structure which will significantly reduce line noise when used with light loa...




Similar Datasheet


@ 2014 :: Datasheetspdf.com :: Semiconductors datasheet search & download site. (Privacy Policy & Contact)