PECL and LVDS Low Phase Noise VCXO
Preliminary
www.DataSheet4U.com
PLL520-30
PECL and LVDS Low Phase Noise VCXO (for 65-130MHz Fund Xtal)
DIE CONFIGURATI...
Description
Preliminary
www.DataSheet4U.com
PLL520-30
PECL and LVDS Low Phase Noise VCXO (for 65-130MHz Fund Xtal)
DIE CONFIGURATION
65 mil
25 26 24 23 22 21 20 19 18 17 16
FEATURES
65MHz to 130MHz Fundamental Mode Crystal. Output range: 65MHz – 130MHz (no PLL). Low Injection Power for crystal 50uW. Complementary outputs: PECL or LVDS. Selectable OE Logic Integrated variable capacitors. Supports 2.5V or 3.3V-Power Supply. Available in die form. Thickness 10 mil.
(1550,1475)
27
15
28
14
62 mil
13 29 12
11 30 10 31 9 1 2 3 4 5 6 7 8
DESCRIPTIONS
Y
(0,0)
PLL520-30 is a VCXO IC specifically designed to pull frequency fundamental crystals from 65MHz to 130MHz, with selectable PECL or LVDS outputs and OE logic (enable high or enable low). Its design was optimized to tolerate higher limits of interelectrodes capacitance and bonding capacitance to improve yield. It achieves very low current into the crystal resulting in better overall stability. Its internal varicaps allow an on chip frequency pulling, controlled by the VCON input.
X
DIE SPECIFICATIONS
Name Size Reverse side Pad dimensions Thickness Value 62 x 65 mil GND 80 micron x 80 micron 10 mil
BLOCK DIAGRAM
OE VCON Oscillator X+ XQ Q
Amplifier w/ integrated varicaps
OUTPUT SELECTION AND ENABLE
Pad #9 OUTSEL 0 1 Pad #25 OESEL
PLL520-30
Selected Output LVDS PECL (default)
Pad #30 OE_CTRL 0 1 0 1
State Tri-state Output enabled (default) Output enabled (default) Tri-state
0 1 (default)
Pad #9, #25 and #...
Similar Datasheet