DatasheetsPDF.com

HD74LV2GT240A

Renesas Technology

Dual Bus Buffer Inverted

www.DataSheet4U.com HD74LV2GT240A Dual Bus Buffer Inverted with 3–state Output / CMOS Logic Level Shifter REJ03D0151–02...


Renesas Technology

HD74LV2GT240A

File Download Download HD74LV2GT240A Datasheet


Description
www.DataSheet4U.com HD74LV2GT240A Dual Bus Buffer Inverted with 3–state Output / CMOS Logic Level Shifter REJ03D0151–0200Z (Previous ADE-205-678A (Z)) Rev.2.00 Oct.23.2003 Description The HD74LV2GT240A has dual bus buffer inverted with 3–state output in an 8 pin package. Two inverters are included in one circuit. Each circuit can be independently controlled by the enable signal 1OE or 2OE, which enables outputs when receiving a low-level signal. The input protection circuitry on this device allows over voltage tolerance on the input, allowing the device to be used as a logic–level translator from 3.0 V CMOS Logic to 5.0 V CMOS Logic or from 1.8 V CMOS logic to 3.0 V CMOS Logic while operating at the high-voltage power supply. Low voltage and high-speed operation is suitable for the battery powered products (e.g., notebook computers), and the low power consumption extends the battery life. Features The basic gate function is lined up as Renesas uni logic series. Supplied on emboss taping for high-speed automatic mounting. TTL compatible input level. Supply voltage range : 3.0 to 5.5 V Operating temperature range : –40 to +85°C Logic-level translate function 3.0 V CMOS logic → 5.0 V CMOS logic (@VCC = 5.0 V) 1.8 V or 2.5 V CMOS logic → 3.3 V CMOS logic (@VCC = 3.3 V) All inputs VIH (Max.) = 5.5 V (@VCC = 0 V to 5.5 V) All outputs VO (Max.) = 5.5 V (@VCC = 0 V, Output : Z) Output current ±6 mA (@VCC = 3.0 V to 3.6 V), ±12 mA (@VCC = 4.5 V to 5.5 V) All the logic...




Similar Datasheet


@ 2014 :: Datasheetspdf.com :: Semiconductors datasheet search & download site. (Privacy Policy & Contact)