DatasheetsPDF.com

KK4019B

KODENSHI KOREA

Quad AND/OR Select Gate High-Voltage Silicon-Gate CMOS

www.DataSheet4U.com TECHNICAL DATA KK4019B Quad AND/OR Select Gate High-Voltage Silicon-Gate CMOS The KK4019B types c...


KODENSHI KOREA

KK4019B

File Download Download KK4019B Datasheet


Description
www.DataSheet4U.com TECHNICAL DATA KK4019B Quad AND/OR Select Gate High-Voltage Silicon-Gate CMOS The KK4019B types consist of four AND/OR select gate configurations, each consisting of two 2-input AND gates driving a single 2-input gate. Selection is accomplished by control bits Sa and Sb .In addition to selection of either channel A or channel B information, the control bits can be applied simultaneously to accomplish the logical A + B function Operating Voltage Range: 3.0 to 18 V Maximum input current of 1 µA at 18 V over full package-temperature range; 100 nA at 18 V and 25°C Noise margin (over full package temperature range): 1.0 V min @ 5.0 V supply 2.0 V min @ 10.0 V supply 2.5 V min @ 15.0 V supply ORDERING INFORMATION KK4019BN Plastic KK4019BDW SOIC TA = -55° to 125° C for all packages LOGIC DIAGRAM PIN ASSIGNMENT FUNCTION TABLE Inputs Sa H H L L L H H PIN 16 =VCC PIN 8 = GND H H Sb L L H H L H H H H A H L X X X L L H H B X X H L X L H L H Outputs Y H L H L L L H H H 1 www.DataSheet4U.com KK4019B MAXIMUM RATINGS* Symbol VCC VIN VOUT IIN PD PD Tstg TL * Parameter DC Supply Voltage (Referenced to GND) DC Input Voltage (Referenced to GND) DC Output Voltage (Referenced to GND) DC Input Current, per Pin Power Dissipation in Still Air, Plastic DIP+ SOIC Package+ Power Dissipation per Output Transistor Storage Temperature Lead Temperature, 1 mm from Case for 10 Seconds (Plastic DIP or SOIC Package) Value -0.5 to +20 -0.5 to VCC +0.5 -0.5 to VCC +0.5 ±10 7...




Similar Datasheet




@ 2014 :: Datasheetspdf.com :: Semiconductors datasheet search & download site. (Privacy Policy & Contact)