DatasheetsPDF.com

Ethernet Controller. AM79C965A Datasheet

DatasheetsPDF.com

Ethernet Controller. AM79C965A Datasheet






AM79C965A Controller. Datasheet pdf. Equivalent




AM79C965A Controller. Datasheet pdf. Equivalent





Part

AM79C965A

Description

Single-chip 10/100 MBPS Pci Ethernet Controller



Feature


Am79C965A PCnet™-32 Single-Chip 32-Bit Ethernet Controller DISTINCTIVE CHARAC TERISTICS s Single-chip Ethernet contro ller for 486 and Video Electronics Stan dards Association (VESA) local buses s Supports ISO 8802-3 (IEEE/ANSI 802.3) a nd Ethernet standards s Direct interfac e to the 486 local bus or VESA VL-Bus s Enhanced burst mode with support for A m486™ burst read/wri.
Manufacture

Advanced Micro Systems

Datasheet
Download AM79C965A Datasheet


Advanced Micro Systems AM79C965A

AM79C965A; te operations s Software-compatible with AMD’s Am7990 LANCE, Am79C90 C-LANCE, Am79C960 PCnet-ISA, Am79C961 PCnet-ISA +, Am79C961A PCnet-ISA II, Am79C970A PC net-PCI II, and Am79C900 ILACC™ regis ter and descriptor architecture s Compa tible with Am2100/Am1500T and Novell NE 2100/NE1500 driver software s High-perf ormance Bus Master architecture with in tegrated DMA buffer ma.


Advanced Micro Systems AM79C965A

nagement unit for low CPU and bus utiliz ation s Built-in byte-swap logic suppor ts both big and little endian byte alig nment www.DataSheet4U.com s Individual 136-byte transmit and 128-byte receive FIFOs provide frame buffering for incr eased system latency tolerance and supp ort the following features: —Automati c retransmission with no FIFO reload Automatic receive str.


Advanced Micro Systems AM79C965A

ipping and transmit padding (individuall y programmable) —Automatic runt packe t rejection —Automatic deletion of re ceived collision frames s JTAG Boundary Scan (IEEE 1149.1) test access port in terface for board-level production test s Provides integrated attachment unit interface (AUI) and 10BASE-T transceive r with automatic port selection s Autom atic twisted-pair rece.

Part

AM79C965A

Description

Single-chip 10/100 MBPS Pci Ethernet Controller



Feature


Am79C965A PCnet™-32 Single-Chip 32-Bit Ethernet Controller DISTINCTIVE CHARAC TERISTICS s Single-chip Ethernet contro ller for 486 and Video Electronics Stan dards Association (VESA) local buses s Supports ISO 8802-3 (IEEE/ANSI 802.3) a nd Ethernet standards s Direct interfac e to the 486 local bus or VESA VL-Bus s Enhanced burst mode with support for A m486™ burst read/wri.
Manufacture

Advanced Micro Systems

Datasheet
Download AM79C965A Datasheet




 AM79C965A
Am79C965A
PCnet™-32 Single-Chip 32-Bit Ethernet Controller
DISTINCTIVE CHARACTERISTICS
s Single-chip Ethernet controller for 486 and
Video Electronics Standards Association
(VESA) local buses
s Supports ISO 8802-3 (IEEE/ANSI 802.3) and
Ethernet standards
s Direct interface to the 486 local bus or VESA
VL-Bus
s Enhanced burst mode with support for Am486
burst read/write operations
s Software-compatible with AMDs Am7990
LANCE, Am79C90 C-LANCE, Am79C960
PCnet-ISA, Am79C961 PCnet-ISA+, Am79C961A
PCnet-ISA II, Am79C970A PCnet-PCI II, and
Am79C900 ILACCregister and descriptor
architecture
s Compatible with Am2100/Am1500T and Novell
NE2100/NE1500 driver software
s High-performance Bus Master architecture with
integrated DMA buffer management unit for low
CPU and bus utilization
s Built-in byte-swap logic supports both big and
little endian byte alignment
www.DastaSMjhueimcetrp4oUew.rclioermessEdEePsRigOnM interface supports
s Single +5 V power supply operation
s Low-power, CMOS design with sleep modes
allows reduced power consumption for critical
battery-powered applications and Green PCs
s Look-Ahead Packet Processing (LAPP) allows
protocol analysis to begin before end of receive
frame
s Integrated Manchester encoder/decoder
s Individual 136-byte transmit and 128-byte
receive FIFOs provide frame buffering for
increased system latency tolerance and
support the following features:
—Automatic retransmission with no FIFO reload
—Automatic receive stripping and transmit
padding (individually programmable)
—Automatic runt packet rejection
—Automatic deletion of received collision frames
s JTAG Boundary Scan (IEEE 1149.1) test access
port interface for board-level production test
s Provides integrated attachment unit interface
(AUI) and 10BASE-T transceiver with automatic
port selection
s Automatic twisted-pair receive polarity
detection and automatic correction of the
receive polarity
s Optional byte padding to long-word boundary
on receive
s Dynamic transmit FCS generation
programmable on a frame-by-frame basis
s Internal/external loopback capabilities
s Supports the following types of network
interfaces:
—AUI to external 10BASE-2, 10BASE-5,
10BASE-T or 10BASE-F MAU
—Internal 10BASE-T transceiver with Smart
Squelch to twisted-pair medium
s Supports LANCE/C-LANCE/PCnet-ISA general
purpose serial interface (GPSI)
s 160-pin PQFP package
GENERAL DESCRIPTION
The PCnet-32 single-chip 32-bit Ethernet controller is a
highly integrated Ethernet system solution designed to
address high-performance system application require-
ments. It is a flexible bus-mastering device that can be
used in any networking application, including network-
ready PCs, printers, fax modems, and bridge/router
designs. The bus-master architecture provides high
data throughput in the system and low CPU and bus
utilization. The PCnet-32 controller is fabricated with
AMD’s advanced low-power CMOS process to provide
low operating and standby current for power-sensitive
applications.
Publication# 18219 Rev: D Amendment/0
Issue Date: August 2000




 AM79C965A
The PCnet-32 controller is a complete Ethernet node
integrated into a single VLSI device. It contains a bus
interface unit, a DMA buffer management unit, an ISO
8802-3 (IEEE/ANSI 802.3)-defined media access con-
trol (MAC) function, individual 136-byte transmit and
128-byte receive FIFOs, an ISO 8802-3 (IEEE/ANSI
802.3)-defined attachment unit interface (AUI) and
twisted-pair transceiver medium attachment unit
(10BASE-T MAU), and a microwire EEPROM interface.
The PCnet-32 controller is also register-compatible
with the LANCE (Am7990) Ethernet controller, the C-
LANCE (Am79C90) Ethernet controller, the ILACC
(Am79C900) Ethernet controller, and all Ethernet
controllers in the PCnet family, including the PCnet-ISA
controller (Am79C960), the PCnet-ISA+ controller
(Am79C961), PCnet-ISA II (Am79C961A), and the
PCnet-PCI II controller (Am79C970A). The buffer man-
agement unit supports the LANCE, ILACC
(Am79C900), and PCnet descriptor software models.
The PCnet-32 controller is software-compatible with
Novell NE2100 and NE1500 Ethernet adapter card ar-
chitectures. In addition, a Sleep function has been in-
corporated to provide low standby current, which is
essential for notebooks and Green PCs.
The 32-bit demultiplexed bus interface unit provides a
direct interface to the VESA VL-Bus and 486 series
microprocessors, simplifying the design of an Ethernet
node in a PC system. With its built-in support for both
little and big endian byte alignment, this controller also
addresses proprietary non-PC applications.
Key PCnet-32 configuration parameters, including the
unique IEEE physical address, can be read from an ex-
ternal non-volatile memory (serial EEPROM) immedi-
ately following system reset. In addition, the I/O
location at which the internal registers are accessed
may be stored in the EEPROM, allowing the software
model of the device to be located appropriately in
system I/O space during system initialization.
The controller has the capability to select automatically
either the AUI port or the twisted-pair transceiver. Only
one interface is active at any one time. The individual
transmit and receive FIFOs reduce system overhead,
providing sufficient latency during frame transmission
and reception, and minimizing intervention during
nor mal networ k error recover y. The integrated
Manchester encoder/decoder (MENDEC) eliminates
the need for an external serial interface adapter (SIA)
in the node system. The built-in general purpose serial
interface (GPSI) allows the MENDEC to be bypassed.
In addition, the device provides programmable on-chip
LED drivers for transmit, receive, collision, receive
polarity, link integrity, or jabber status. The PCnet-32
controller also provides an external address detection
interface (EADI) to allow external hardware address
filtering in inter-networking applications.
www.DataSheet4U.com
2 Am79C965A




 AM79C965A
ORDERING INFORMATION
Standard Products:
AMD standard products are available in several packages and operating ranges. The order number (valid
combination) is formed by a combination of the elements below.
Am79C965A
KC
\W
ALTERNATIVE PACKAGE OPTION
\W = Trimmed and Formed in a Tray (PQJ160)
OPTIONAL PROCESSING
Blank = Standard Processing
OPERATING CONDITIONS
C = Commercial (0°C to +70°C)
PACKAGE TYPE
(per Prod. Nomenclature/16-038)
K = Plastic Quad Flat Pack (PQR160)
www.DataSheet4U.com
SPEED
Not Applicable
DEVICE NUMBER/DESCRIPTION
Am79C965A
PCnet-32 Single-Chip 32-Bit Ethernet Controller
Valid Combinations
Am79C965A
KC, KC\W
Valid Combinations
Valid combinations list configurations planned to be sup-
ported in volume for this device. Consult the local AMD
sales office to confirm availability of specific valid combi-
nations and to check on newly released combinations.
Am79C965A
3



Recommended third-party AM79C965A Datasheet






@ 2014 :: Datasheetspdf.com :: Semiconductors datasheet search & download site (Privacy Policy & Contact)