2.5V 512/256K x 18 Synchronous Dual-port SRAM
September 2004 Preliminary Information
®
AS9C25512M2018L AS9C25256M2018L
www.DataSheet4U.com
2.5V 512/256K X 18 Synchr...
Description
September 2004 Preliminary Information
®
AS9C25512M2018L AS9C25256M2018L
www.DataSheet4U.com
2.5V 512/256K X 18 Synchronous Dual-port SRAM with 3.3V or 2.5V interface Features True Dual-Port memory cells that allow simultaneous access of the same memory location Organisation: 524,288/262,144 × 18[1] Fully Synchronous, independent operation on both ports Selectable Pipeline or Flow-Through output mode Fast clock speeds in Pipeline output mode: 250 MHz operation (9Gbps bandwidth) Fast clock to data access: 2.8ns for Pipeline output mode Asynchronous output enable control Fast OE access times: 2.8ns Double Cycle Deselect (DCD) for Pipeline Output Mode 19/18[1]-bit counter with Increment, Hold and Repeat features on each port
Note: 1. AS9C25512M2018L/AS9C25256M2018L
Dual Chip enables on both ports for easy depth expansion Interrupt and Collision Detection Features 2.5 V power supply for the core LVTTL compatible, selectable 3.3V or 2.5V power supply for I/Os, addresses, clock and control signals on each port Snooze modes for each port for standby operation 15mA typical standby current in power down mode Available in 256-pin Ball Grid Array (BGA), 144-pin Thin Quad Flatpack (TQFP) and 208-pin fine pitch Ball Grid Array (fpBGA) Supports JTAG features compliant with IEEE 1149.1
Selection guide
Feature Minimum cycle time Maximum Pipeline clock frequency Maximum Pipeline clock access time Maximum flow-through clock frequency Maximum flow-throu...
Similar Datasheet