Synchronous DRAM Memory 128Mbit (8Mx16bit)
128Mb Synchronous DRAM based on 2M x 4Bank x16 I/O Document Title
4Bank x 2M x 16bits Synchronous DRAM
Revision History...
Description
128Mb Synchronous DRAM based on 2M x 4Bank x16 I/O Document Title
4Bank x 2M x 16bits Synchronous DRAM
Revision History
Revision No. 0.1 1.0 1.1 Initial Draft Final Version Correct Typo Error Page10, Page12 Correct Typo Error Page 10 : The Note for the Parameter “tOH” ( 2 -> Blank ) History Draft Date Jan. 2007 Apr. 2007 July. 2007 Remark Preliminary
1.2
Oct. 2007
This document is a general product description and is subject to change without notice. Hynix Semiconductor does not assume any responsibility for use of circuits described. No patent licenses are implied. Rev. 1.2 / Oct. 2007 1
Synchronous DRAM Memory 128Mbit (8Mx16bit) HY57V281620F(L/S)TP Series DESCRIPTION
The Hynix HY57V281620F(L/S)TP series is a 134,217,728bit CMOS Synchronous DRAM, ideally suited for the memory applications which require wide data I/O and high bandwidth. HY57V281620F(L/S)T(P) series is organized as 4banks of 2,097,152 x 16. HY57V281620F(L/S)TP is offering fully synchronous operation referenced to a positive edge of the clock. All inputs and outputs are synchronized with the rising edge of the clock input. The data paths are internally pipelined to achieve very high bandwidth. All input and output voltage levels are compatible with LVTTL. Programmable options include the length of pipeline (Read latency of 2 or 3), the number of consecutive read or write cycles initiated by a single control command (Burst length of 1,2,4,8 or full page), and the burst count sequence(sequential or interleav...
Similar Datasheet