DatasheetsPDF.com

LTC4315

Linear

2-Wire Bus Buffer

LTC4315 2-Wire Bus Buffer with High Noise Margin FEATURES n Bidirectional Buffer Increases Fanout n High Noise Margin w...


Linear

LTC4315

File Download Download LTC4315 Datasheet


Description
LTC4315 2-Wire Bus Buffer with High Noise Margin FEATURES n Bidirectional Buffer Increases Fanout n High Noise Margin with VIL = 0.3 VCC n Compatible with Non-Compliant I2C Devices That Drive a High VOL n Selectable Rise Time Accelerator Current n Level Shift 1.5V, 1.8V, 2.5V, 3.3V and 5V Busses n Prevents SDA and SCL Corruption During Live Board Insertion and Removal from Backplane n Stuck Bus Disconnect and Recovery n Compatible with I2C, I2C Fast Mode and SMBus n ±4kV Human Body Model ESD Ruggedness n High Impedance SDA, SCL pins When Unpowered n 12-Lead (4mm × 3mm) DFN and 12-Lead MSOP Packages APPLICATIONS n Capacitance Buffers/Bus Extender n Live Board Insertion n Telecommunications Systems Including ATCA n Level Translation n PMBus n Servers DESCRIPTION The LTC4315 is a hot-swappable 2-wire bus buffer that provides bidirectional buffering, while maintaining a low offset voltage and high noise margin up to 0.3 VCC. The high noise margin allows the LTC4315 to be interoperable with devices that drive a high VOL (>0.4V) and allows multiple LTC4315s to be cascaded. The LTC4315 supports level translation between 1.5V, 1.8V, 2.5V, 3.3V and 5V busses. During insertion, the SDA and SCL lines are precharged to 1V to minimize bus disturbances. Connection is established between the input and output after ENABLE is asserted high and a stop bit or bus idle condition has been detected on the SDA and SCL pins. If both data and clock are not simultaneously high at least once in 4...




Similar Datasheet




@ 2014 :: Datasheetspdf.com :: Semiconductors datasheet search & download site. (Privacy Policy & Contact)