Part Number
|
CY7C1515JV18 |
Manufacturer
|
Cypress Semiconductor |
Description
|
72-Mbit QDR-II SRAM 4-Word Burst Architecture |
Published
|
Dec 3, 2013 |
Detailed Description
|
CY7C1511JV18, CY7C1526JV18 CY7C1513JV18, CY7C1515JV18
72-Mbit QDR™-II SRAM 4-Word Burst Architecture
Features
■
Config...
|
Datasheet
|
CY7C1515JV18
|
Overview
CY7C1511JV18, CY7C1526JV18 CY7C1513JV18, CY7C1515JV18
72-Mbit QDR™-II SRAM 4-Word Burst Architecture
Features
■
Configurations
CY7C1511JV18 – 8M x 8 CY7C1526JV18 – 8M x 9 CY7C1513JV18 – 4M x 18 CY7C1515JV18 – 2M x 36
Separate independent read and write data ports ❐ Supports concurrent transactions 300 MHz clock for high bandwidth 4-word burst for reducing address bus frequency Double Data Rate (DDR) interfaces on both read and write ports (data transferred at 600 MHz) at 300 MHz Two input clocks (K and K) for precise DDR timing ❐ SRAM uses rising edges only Two input clocks for output data (C and C) to minimize clock skew and flight time mismatches Echo clocks (CQ and CQ) simplify data ca...
Similar Datasheet