DatasheetsPDF.com
CY7C1150KV18
18-Mbit DDR II+ SRAM Two-Word Burst Architecture
Description
CY7C1148KV18/CY7C1150KV18 18-Mbit DDR II+ SRAM Two-Word Burst Architecture (2.0 Cycle Read Latency) 18-Mbit DDR II+ SRAM Two-Word Burst Architecture (2.0 Cycle Read Latency) Features ■ 18-Mbit density (1M × 18, 512K × 36) ■ 450-MHz clock for high bandwidth ■ Two-word burst for reducing address bus frequency ■ Double data rate (DDR) interfaces (data transfer...
Cypress Semiconductor
Download CY7C1150KV18 Datasheet
Similar Datasheet
@ 2014 :: Datasheetspdf.com :: Semiconductors datasheet search & download site. (
Privacy Policy & Contact
)