MM80C95 Hex Inverters Datasheet

MM80C95 Datasheet, PDF, Equivalent


Part Number

MM80C95

Description

3-STATE Hex Buffers 3-STATE Hex Inverters

Manufacture

Fairchild

Total Page 7 Pages
Datasheet
Download MM80C95 Datasheet


MM80C95
October 1987
Revised January 1999
MM80C95 • MM80C97 • MM80C98
3-STATE Hex Buffers • 3-STATE Hex Inverters
General Description
The MM80C95, MM80C97 and MM80C98 gates are mono-
lithic complementary MOS (CMOS) integrated circuits con-
structed with N- and P-channel enhancement mode
transistors. The MM80C95 and the MM80C97 convert
CMOS or TTL outputs to 3-STATE outputs with no logic
inversion, the MM80C98 provides the logical opposite of
the input signal. The MM80C95 has common 3-STATE
controls for all six devices. The MM80C97 and the
MM80C98 have two 3-STATE controls; one for two devices
and one for the other four devices. Inputs are protected
from damage due to static discharge by diode clamps to
VCC and GND.
Features
s Wide supply voltage range: 3.0V to 15V
s Guaranteed noise margin: 1.0V
s High noise immunity: 0.45 VCC (typ.)
s TTL compatible: Drive 1 TTL Load
Applications
• Bus drivers: Typical propagation delay into 150 pF load
is 40 ns
Ordering Code:
Order Number Package Number
Package Description
MM80C95N
N16E
16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300” Wide
MM80C97M
M16A
16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150” Narrow
MM80C97N
N16E
16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300” Wide
MM80C98N
N16E
16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300” Wide
Devices also available in Tape and Reel. Specify by appending the suffix letter “X” to the ordering code.
Connection Diagrams
Pin Assignments for DIP
MM80C95
MM80C97
Top View
MM80C98
Top View
Top View
© 1999 Fairchild Semiconductor Corporation DS005907.prf
www.fairchildsemi.com

MM80C95
Schematic Diagrams
MM80C95 3-STATE
MM80C97 3-STATE
MM80C98 3-STATE
Truth Tables
MM80C95
Disable
DIS1
0
0
0
1
1
Input
DIS2
0
0
1
0
1
Input
0
1
X
X
X
Output
0
1
H-z
H-z
H-z
Disable
DIS4
0
0
X
1
MM80C97
Input
DIS2
0
0
1
X
Input
0
1
X
X
Output
0
1
H-z (Note 1)
H-z (Note 2)
MM80C98
Disable
DIS4
0
0
X
1
Input
DIS2
0
0
1
X
Input
0
1
X
X
X = Irrelevant
Note 1: Output 5–6 only
Note 2: Output 1–4 only
Output
1
0
H-z (Note 1)
H-z (Note 2)
www.fairchildsemi.com
2


Features MM80C95 • MM80C97 • MM80C98 3-STATE Hex Buffers • 3-STATE Hex Inverters October 1987 Revised January 1999 MM80 C95 • MM80C97 • MM80C98 3-STATE Hex Buffers • 3-STATE Hex Inverters Gene ral Description The MM80C95, MM80C97 an d MM80C98 gates are monolithic compleme ntary MOS (CMOS) integrated circuits co nstructed with N- and P-channel enhance ment mode transistors. The MM80C95 and the MM80C97 convert CMOS or TTL outputs to 3-STATE outputs with no logic inver sion, the MM80C98 provides the logical opposite of the input signal. The MM80C 95 has common 3-STATE controls for all six devices. The MM80C97 and the MM80C9 8 have two 3-STATE controls; one for tw o devices and one for the other four de vices. Inputs are protected from damage due to static discharge by diode clamp s to VCC and GND. Features s Wide supp ly voltage range: s Guaranteed noise ma rgin: s High noise immunity: 3.0V to 15 V 1.0V 0.45 VCC (typ.) s TTL compatibl e: Drive 1 TTL Load Applications • Bus drivers: Typical propagation delay .
Keywords MM80C95, datasheet, pdf, Fairchild, 3-STATE, Hex, Buffers, 3-STATE, Hex, Inverters, M80C95, 80C95, 0C95, MM80C9, MM80C, MM80, Equivalent, stock, pinout, distributor, price, schematic, inventory, databook, Electronic, Components, Parameters, parts, cross reference, chip, Semiconductor, circuit, Electric, manual, substitute




@ 2014 :: Datasheetspdf.com :: Semiconductors datasheet search & download site (Privacy Policy & Contact)