DatasheetsPDF.com

CY7C1371C

Part Number CY7C1371C
Manufacturer Cypress
Description 18-Mbit (512K x 36/1M x 18) Flow-Through SRAM with NoBL Architecture
Published Aug 19, 2005
Datasheet CY7C1371C




Features

• No Bus Latency™ (NoBL™) architecture eliminates dead cycles between write and read cycles
• Can support up to 133-MHz bus operations with zero wait states — Data is transferred on every clock
• Pin compatible and functionally equivalent to ZBT™ dev...






Similar Datasheet






Since 2006. D4U Semicon,
Electronic Components Datasheet Search Site. (Privacy Policy & Contact)